blob: 71d07db5f0c9b477e941b3aa2008871db23f0717 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Varun Wadekarc6a11f62017-05-25 18:04:48 -07002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef CORTEX_A57_H
8#define CORTEX_A57_H
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +01009#include <utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Soby Mathew8e2f2872014-08-14 12:49:05 +010011/* Cortex-A57 midr for revision 0 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070012#define CORTEX_A57_MIDR U(0x410FD070)
Achin Gupta4f6ad662013-10-25 09:08:21 +010013
Varun Wadekar3ce4e882015-08-21 15:52:51 +053014/* Retention timer tick definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070015#define RETENTION_ENTRY_TICKS_2 U(0x1)
16#define RETENTION_ENTRY_TICKS_8 U(0x2)
17#define RETENTION_ENTRY_TICKS_32 U(0x3)
18#define RETENTION_ENTRY_TICKS_64 U(0x4)
19#define RETENTION_ENTRY_TICKS_128 U(0x5)
20#define RETENTION_ENTRY_TICKS_256 U(0x6)
21#define RETENTION_ENTRY_TICKS_512 U(0x7)
Varun Wadekar3ce4e882015-08-21 15:52:51 +053022
Soby Mathew8e2f2872014-08-14 12:49:05 +010023/*******************************************************************************
24 * CPU Extended Control register specific definitions.
25 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070026#define CORTEX_A57_ECTLR_EL1 S3_1_C15_C2_1
Soby Mathew38b4bc92014-08-14 13:36:41 +010027
Varun Wadekarc6a11f62017-05-25 18:04:48 -070028#define CORTEX_A57_ECTLR_SMP_BIT (U(1) << 6)
29#define CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT (U(1) << 38)
30#define CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK (U(0x3) << 35)
31#define CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK (U(0x3) << 32)
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
Varun Wadekarc6a11f62017-05-25 18:04:48 -070033#define CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT U(0)
34#define CORTEX_A57_ECTLR_CPU_RET_CTRL_MASK (U(0x7) << CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT)
Varun Wadekar3ce4e882015-08-21 15:52:51 +053035
Soby Mathew802f8652014-08-14 16:19:29 +010036/*******************************************************************************
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053037 * CPU Memory Error Syndrome register specific definitions.
38 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070039#define CORTEX_A57_MERRSR_EL1 S3_1_C15_C2_2
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053040
41/*******************************************************************************
Soby Mathew802f8652014-08-14 16:19:29 +010042 * CPU Auxiliary Control register specific definitions.
43 ******************************************************************************/
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010044#define CORTEX_A57_CPUACTLR_EL1 S3_1_C15_C2_0
Soby Mathew802f8652014-08-14 16:19:29 +010045
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010046#define CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_DMB (ULL(1) << 59)
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010047#define CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_STORE (ULL(1) << 55)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010048#define CORTEX_A57_CPUACTLR_EL1_GRE_NGRE_AS_NGNRE (ULL(1) << 54)
49#define CORTEX_A57_CPUACTLR_EL1_DIS_OVERREAD (ULL(1) << 52)
50#define CORTEX_A57_CPUACTLR_EL1_NO_ALLOC_WBWA (ULL(1) << 49)
51#define CORTEX_A57_CPUACTLR_EL1_DCC_AS_DCCI (ULL(1) << 44)
52#define CORTEX_A57_CPUACTLR_EL1_FORCE_FPSCR_FLUSH (ULL(1) << 38)
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +010053#define CORTEX_A57_CPUACTLR_EL1_DIS_INSTR_PREFETCH (ULL(1) << 32)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010054#define CORTEX_A57_CPUACTLR_EL1_DIS_STREAMING (ULL(3) << 27)
55#define CORTEX_A57_CPUACTLR_EL1_DIS_L1_STREAMING (ULL(3) << 25)
56#define CORTEX_A57_CPUACTLR_EL1_DIS_INDIRECT_PREDICTOR (ULL(1) << 4)
Soby Mathew802f8652014-08-14 16:19:29 +010057
Sandrine Bailleux798140d2014-07-17 16:06:39 +010058/*******************************************************************************
59 * L2 Control register specific definitions.
60 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010061#define CORTEX_A57_L2CTLR_EL1 S3_1_C11_C0_2
Sandrine Bailleux798140d2014-07-17 16:06:39 +010062
Varun Wadekarc6a11f62017-05-25 18:04:48 -070063#define CORTEX_A57_L2CTLR_DATA_RAM_LATENCY_SHIFT U(0)
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010064#define CORTEX_A57_L2CTLR_TAG_RAM_LATENCY_SHIFT U(6)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010065
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010066#define CORTEX_A57_L2_DATA_RAM_LATENCY_3_CYCLES U(0x2)
67#define CORTEX_A57_L2_TAG_RAM_LATENCY_3_CYCLES U(0x2)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010068
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010069#define CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT (U(1) << 21)
Varun Wadekar69ce1012016-05-12 13:43:33 -070070
Varun Wadekar3ce4e882015-08-21 15:52:51 +053071/*******************************************************************************
72 * L2 Extended Control register specific definitions.
73 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070074#define CORTEX_A57_L2ECTLR_EL1 S3_1_C11_C0_3
Varun Wadekar3ce4e882015-08-21 15:52:51 +053075
Varun Wadekarc6a11f62017-05-25 18:04:48 -070076#define CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT U(0)
77#define CORTEX_A57_L2ECTLR_RET_CTRL_MASK (U(0x7) << CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT)
Varun Wadekar3ce4e882015-08-21 15:52:51 +053078
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053079/*******************************************************************************
80 * L2 Memory Error Syndrome register specific definitions.
81 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070082#define CORTEX_A57_L2MERRSR_EL1 S3_1_C15_C2_3
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053083
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +000084#endif /* CORTEX_A57_H */