blob: b7d8926ef5e4692750a821974959e265afd17f46 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2bd4ef22014-04-09 13:14:54 +010031#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010033#include <assert.h>
34#include <bl_common.h>
Vikram Kanigiri96377452014-04-24 11:02:16 +010035#include <cci400.h>
Dan Handley714a0d22014-04-09 13:13:04 +010036#include <debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010037#include <mmio.h>
Jon Medhurstb1eb0932014-02-26 16:27:53 +000038#include <platform.h>
Dan Handley1c54d972014-06-20 12:02:01 +010039#include <plat_config.h>
Jon Medhurstb1eb0932014-02-26 16:27:53 +000040#include <xlat_tables.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010041#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010042
Achin Gupta4f6ad662013-10-25 09:08:21 +010043/*******************************************************************************
Dan Handley1c54d972014-06-20 12:02:01 +010044 * plat_config holds the characteristics of the differences between the three
Achin Gupta4f6ad662013-10-25 09:08:21 +010045 * FVP platforms (Base, A53_A57 & Foundation). It will be populated during cold
46 * boot at each boot stage by the primary before enabling the MMU (to allow cci
47 * configuration) & used thereafter. Each BL will have its own copy to allow
48 * independent operation.
49 ******************************************************************************/
Dan Handley1c54d972014-06-20 12:02:01 +010050plat_config_t plat_config;
Achin Gupta4f6ad662013-10-25 09:08:21 +010051
Jon Medhurstb1eb0932014-02-26 16:27:53 +000052/*
53 * Table of regions to map using the MMU.
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010054 * This doesn't include TZRAM as the 'mem_layout' argument passed to
55 * configure_mmu_elx() will give the available subset of that,
Jon Medhurstb1eb0932014-02-26 16:27:53 +000056 */
Dan Handleye2712bc2014-04-10 15:37:22 +010057const mmap_region_t fvp_mmap[] = {
Lin Ma13592362014-06-02 11:45:36 -070058 { TZROM_BASE, TZROM_BASE, TZROM_SIZE,
59 MT_MEMORY | MT_RO | MT_SECURE },
60 { TZDRAM_BASE, TZDRAM_BASE, TZDRAM_SIZE,
61 MT_MEMORY | MT_RW | MT_SECURE },
62 { FLASH0_BASE, FLASH0_BASE, FLASH0_SIZE,
63 MT_MEMORY | MT_RO | MT_SECURE },
64 { FLASH1_BASE, FLASH1_BASE, FLASH1_SIZE,
65 MT_MEMORY | MT_RO | MT_SECURE },
66 { VRAM_BASE, VRAM_BASE, VRAM_SIZE,
67 MT_MEMORY | MT_RW | MT_SECURE },
68 { DEVICE0_BASE, DEVICE0_BASE, DEVICE0_SIZE,
69 MT_DEVICE | MT_RW | MT_SECURE },
Lin Ma13592362014-06-02 11:45:36 -070070 { DEVICE1_BASE, DEVICE1_BASE, DEVICE1_SIZE,
71 MT_DEVICE | MT_RW | MT_SECURE },
Jon Medhurstb1eb0932014-02-26 16:27:53 +000072 /* 2nd GB as device for now...*/
Lin Ma13592362014-06-02 11:45:36 -070073 { 0x40000000, 0x40000000, 0x40000000,
74 MT_DEVICE | MT_RW | MT_SECURE },
75 { DRAM1_BASE, DRAM1_BASE, DRAM1_SIZE,
76 MT_MEMORY | MT_RW | MT_NS },
Jon Medhurstb1eb0932014-02-26 16:27:53 +000077 {0}
78};
79
Achin Gupta4f6ad662013-10-25 09:08:21 +010080/*******************************************************************************
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010081 * Macro generating the code for the function setting up the pagetables as per
82 * the platform memory map & initialize the mmu, for the given exception level
83 ******************************************************************************/
84#define DEFINE_CONFIGURE_MMU_EL(_el) \
Lin Ma13592362014-06-02 11:45:36 -070085 void fvp_configure_mmu_el##_el(unsigned long total_base, \
Vikram Kanigirid8c9d262014-05-16 18:48:12 +010086 unsigned long total_size, \
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010087 unsigned long ro_start, \
88 unsigned long ro_limit, \
89 unsigned long coh_start, \
90 unsigned long coh_limit) \
91 { \
Lin Ma13592362014-06-02 11:45:36 -070092 mmap_add_region(total_base, total_base, \
Vikram Kanigirid8c9d262014-05-16 18:48:12 +010093 total_size, \
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010094 MT_MEMORY | MT_RW | MT_SECURE); \
Lin Ma13592362014-06-02 11:45:36 -070095 mmap_add_region(ro_start, ro_start, \
96 ro_limit - ro_start, \
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010097 MT_MEMORY | MT_RO | MT_SECURE); \
Lin Ma13592362014-06-02 11:45:36 -070098 mmap_add_region(coh_start, coh_start, \
99 coh_limit - coh_start, \
Sandrine Bailleux74a62b32014-05-09 11:35:36 +0100100 MT_DEVICE | MT_RW | MT_SECURE); \
101 mmap_add(fvp_mmap); \
102 init_xlat_tables(); \
103 \
104 enable_mmu_el##_el(); \
105 }
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000106
Sandrine Bailleux74a62b32014-05-09 11:35:36 +0100107/* Define EL1 and EL3 variants of the function initialising the MMU */
108DEFINE_CONFIGURE_MMU_EL(1)
109DEFINE_CONFIGURE_MMU_EL(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110
Achin Gupta4f6ad662013-10-25 09:08:21 +0100111/*******************************************************************************
112 * A single boot loader stack is expected to work on both the Foundation FVP
113 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
114 * SYS_ID register provides a mechanism for detecting the differences between
115 * these platforms. This information is stored in a per-BL array to allow the
116 * code to take the correct path.Per BL platform configuration.
117 ******************************************************************************/
Dan Handleyea451572014-05-15 14:53:30 +0100118int fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119{
120 unsigned int rev, hbi, bld, arch, sys_id, midr_pn;
121
122 sys_id = mmio_read_32(VE_SYSREGS_BASE + V2M_SYS_ID);
123 rev = (sys_id >> SYS_ID_REV_SHIFT) & SYS_ID_REV_MASK;
124 hbi = (sys_id >> SYS_ID_HBI_SHIFT) & SYS_ID_HBI_MASK;
125 bld = (sys_id >> SYS_ID_BLD_SHIFT) & SYS_ID_BLD_MASK;
126 arch = (sys_id >> SYS_ID_ARCH_SHIFT) & SYS_ID_ARCH_MASK;
127
Andrew Thoelke960347d2014-06-26 14:27:26 +0100128 if (arch != ARCH_MODEL) {
129 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000130 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100131 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132
133 /*
134 * The build field in the SYS_ID tells which variant of the GIC
135 * memory is implemented by the model.
136 */
137 switch (bld) {
138 case BLD_GIC_VE_MMAP:
Dan Handley1c54d972014-06-20 12:02:01 +0100139 plat_config.gicd_base = VE_GICD_BASE;
140 plat_config.gicc_base = VE_GICC_BASE;
141 plat_config.gich_base = VE_GICH_BASE;
142 plat_config.gicv_base = VE_GICV_BASE;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143 break;
144 case BLD_GIC_A53A57_MMAP:
Dan Handley1c54d972014-06-20 12:02:01 +0100145 plat_config.gicd_base = BASE_GICD_BASE;
146 plat_config.gicc_base = BASE_GICC_BASE;
147 plat_config.gich_base = BASE_GICH_BASE;
148 plat_config.gicv_base = BASE_GICV_BASE;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149 break;
150 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100151 ERROR("Unsupported board build %x\n", bld);
152 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100153 }
154
155 /*
156 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
157 * for the Foundation FVP.
158 */
159 switch (hbi) {
160 case HBI_FOUNDATION:
Dan Handley1c54d972014-06-20 12:02:01 +0100161 plat_config.max_aff0 = 4;
162 plat_config.max_aff1 = 1;
163 plat_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100164
165 /*
166 * Check for supported revisions of Foundation FVP
167 * Allow future revisions to run but emit warning diagnostic
168 */
169 switch (rev) {
170 case REV_FOUNDATION_V2_0:
171 case REV_FOUNDATION_V2_1:
172 break;
173 default:
174 WARN("Unrecognized Foundation FVP revision %x\n", rev);
175 break;
176 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100177 break;
178 case HBI_FVP_BASE:
179 midr_pn = (read_midr() >> MIDR_PN_SHIFT) & MIDR_PN_MASK;
Dan Handley1c54d972014-06-20 12:02:01 +0100180 plat_config.flags =
181 ((midr_pn == MIDR_PN_A57) || (midr_pn == MIDR_PN_A53))
182 ? CONFIG_CPUECTLR_SMP_BIT : 0;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100183
Dan Handley1c54d972014-06-20 12:02:01 +0100184 plat_config.max_aff0 = 4;
185 plat_config.max_aff1 = 2;
186 plat_config.flags |= CONFIG_BASE_MMAP | CONFIG_HAS_CCI |
187 CONFIG_HAS_TZC;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100188
189 /*
190 * Check for supported revisions
191 * Allow future revisions to run but emit warning diagnostic
192 */
193 switch (rev) {
194 case REV_FVP_BASE_V0:
195 break;
196 default:
197 WARN("Unrecognized Base FVP revision %x\n", rev);
198 break;
199 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200 break;
201 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100202 ERROR("Unsupported board HBI number 0x%x\n", hbi);
203 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204 }
205
206 return 0;
207}
208
Ian Spray84687392014-01-02 16:57:12 +0000209unsigned long plat_get_ns_image_entrypoint(void)
210{
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211 return NS_IMAGE_OFFSET;
212}
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100213
214uint64_t plat_get_syscnt_freq(void)
215{
216 uint64_t counter_base_frequency;
217
218 /* Read the frequency from Frequency modes table */
219 counter_base_frequency = mmio_read_32(SYS_CNTCTL_BASE + CNTFID_OFF);
220
221 /* The first entry of the frequency modes table must not be 0 */
222 assert(counter_base_frequency != 0);
223
224 return counter_base_frequency;
225}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100226
227void fvp_cci_setup(void)
228{
Vikram Kanigiri96377452014-04-24 11:02:16 +0100229 /*
230 * Enable CCI-400 for this cluster. No need
231 * for locks as no other cpu is active at the
232 * moment
233 */
Dan Handley1c54d972014-06-20 12:02:01 +0100234 if (plat_config.flags & CONFIG_HAS_CCI)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100235 cci_enable_coherency(read_mpidr());
236}
237
238
239/*******************************************************************************
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100240 * Gets SPSR for BL32 entry
Vikram Kanigiri96377452014-04-24 11:02:16 +0100241 ******************************************************************************/
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100242uint32_t fvp_get_spsr_for_bl32_entry(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100243{
Vikram Kanigiri96377452014-04-24 11:02:16 +0100244 /*
245 * The Secure Payload Dispatcher service is responsible for
246 * setting the SPSR prior to entry into the BL32 image.
247 */
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100248 return 0;
Vikram Kanigiri96377452014-04-24 11:02:16 +0100249}
250
251/*******************************************************************************
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100252 * Gets SPSR for BL33 entry
Vikram Kanigiri96377452014-04-24 11:02:16 +0100253 ******************************************************************************/
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100254uint32_t fvp_get_spsr_for_bl33_entry(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100255{
256 unsigned long el_status;
257 unsigned int mode;
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100258 uint32_t spsr;
Vikram Kanigiri96377452014-04-24 11:02:16 +0100259
260 /* Figure out what mode we enter the non-secure world in */
261 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
262 el_status &= ID_AA64PFR0_ELX_MASK;
263
264 if (el_status)
265 mode = MODE_EL2;
266 else
267 mode = MODE_EL1;
268
269 /*
270 * TODO: Consider the possibility of specifying the SPSR in
271 * the FIP ToC and allowing the platform to have a say as
272 * well.
273 */
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100274 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
275 return spsr;
Vikram Kanigiri96377452014-04-24 11:02:16 +0100276}