blob: d705b64ba291d4076fbd658af5c142908993bc9e [file] [log] [blame]
johpow019baade32021-07-08 14:14:00 -05001/*
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +00002 * Copyright (c) 2021-2023, Arm Limited and Contributors. All rights reserved.
johpow019baade32021-07-08 14:14:00 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdbool.h>
8
9#include <arch.h>
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +000010#include <arch_features.h>
johpow019baade32021-07-08 14:14:00 -050011#include <arch_helpers.h>
12#include <common/debug.h>
13#include <lib/el3_runtime/context_mgmt.h>
14#include <lib/extensions/sme.h>
15#include <lib/extensions/sve.h>
16
johpow019baade32021-07-08 14:14:00 -050017void sme_enable(cpu_context_t *context)
18{
19 u_register_t reg;
johpow019baade32021-07-08 14:14:00 -050020 el3_state_t *state;
21
johpow019baade32021-07-08 14:14:00 -050022 /* Get the context state. */
23 state = get_el3state_ctx(context);
24
25 /* Enable SME in CPTR_EL3. */
26 reg = read_ctx_reg(state, CTX_CPTR_EL3);
27 reg |= ESM_BIT;
28 write_ctx_reg(state, CTX_CPTR_EL3, reg);
29
30 /* Set the ENTP2 bit in SCR_EL3 to enable access to TPIDR2_EL0. */
31 reg = read_ctx_reg(state, CTX_SCR_EL3);
32 reg |= SCR_ENTP2_BIT;
33 write_ctx_reg(state, CTX_SCR_EL3, reg);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000034}
johpow019baade32021-07-08 14:14:00 -050035
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000036void sme_init_el3(void)
37{
38 u_register_t cptr_el3 = read_cptr_el3();
39 u_register_t smcr_el3;
40
41 /* Set CPTR_EL3.ESM bit so we can access SMCR_EL3 without trapping. */
johpow019baade32021-07-08 14:14:00 -050042 write_cptr_el3(cptr_el3 | ESM_BIT);
Boyan Karatotevbe028b42022-10-13 13:51:05 +010043 isb();
johpow019baade32021-07-08 14:14:00 -050044
45 /*
46 * Set the max LEN value and FA64 bit. This register is set up globally
47 * to be the least restrictive, then lower ELs can restrict as needed
48 * using SMCR_EL2 and SMCR_EL1.
49 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000050 smcr_el3 = SMCR_ELX_LEN_MAX;
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +000051 if (read_feat_sme_fa64_id_field() != 0U) {
johpow019baade32021-07-08 14:14:00 -050052 VERBOSE("[SME] FA64 enabled\n");
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000053 smcr_el3 |= SMCR_ELX_FA64_BIT;
johpow019baade32021-07-08 14:14:00 -050054 }
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +000055
56 /*
57 * Enable access to ZT0 register.
58 * Make sure FEAT_SME2 is supported by the hardware before continuing.
59 * If supported, Set the EZT0 bit in SMCR_EL3 to allow instructions to
60 * access ZT0 register without trapping.
61 */
62 if (is_feat_sme2_supported()) {
63 VERBOSE("SME2 enabled\n");
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000064 smcr_el3 |= SMCR_ELX_EZT0_BIT;
Jayanth Dodderi Chidanandcfe053a2022-11-08 10:31:07 +000065 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000066 write_smcr_el3(smcr_el3);
johpow019baade32021-07-08 14:14:00 -050067
68 /* Reset CPTR_EL3 value. */
69 write_cptr_el3(cptr_el3);
Boyan Karatotevbe028b42022-10-13 13:51:05 +010070 isb();
johpow019baade32021-07-08 14:14:00 -050071}
72
Boyan Karatotev6468d4a2023-02-16 15:12:45 +000073void sme_init_el2_unused(void)
74{
75 /*
76 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 accesses to the
77 * CPACR_EL1 or CPACR from both Execution states do not trap to EL2.
78 */
79 write_cptr_el2(read_cptr_el2() & ~CPTR_EL2_TCPAC_BIT);
80}
81
johpow019baade32021-07-08 14:14:00 -050082void sme_disable(cpu_context_t *context)
83{
84 u_register_t reg;
85 el3_state_t *state;
86
johpow019baade32021-07-08 14:14:00 -050087 /* Get the context state. */
88 state = get_el3state_ctx(context);
89
90 /* Disable SME, SVE, and FPU since they all share registers. */
91 reg = read_ctx_reg(state, CTX_CPTR_EL3);
92 reg &= ~ESM_BIT; /* Trap SME */
93 reg &= ~CPTR_EZ_BIT; /* Trap SVE */
94 reg |= TFP_BIT; /* Trap FPU/SIMD */
95 write_ctx_reg(state, CTX_CPTR_EL3, reg);
96
97 /* Disable access to TPIDR2_EL0. */
98 reg = read_ctx_reg(state, CTX_SCR_EL3);
99 reg &= ~SCR_ENTP2_BIT;
100 write_ctx_reg(state, CTX_SCR_EL3, reg);
101}