Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 1 | /* |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 2 | * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved. |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <assert.h> |
| 8 | #include <stdbool.h> |
| 9 | |
| 10 | #include <platform_def.h> |
| 11 | |
| 12 | #include <arch_helpers.h> |
| 13 | #include <common/bl_common.h> |
| 14 | #include <common/debug.h> |
| 15 | #include <context.h> |
| 16 | #include <drivers/arm/tzc380.h> |
| 17 | #include <drivers/console.h> |
| 18 | #include <drivers/generic_delay_timer.h> |
| 19 | #include <lib/el3_runtime/context_mgmt.h> |
| 20 | #include <lib/mmio.h> |
Ji Luo | e329b3d | 2020-02-20 23:47:21 +0800 | [diff] [blame] | 21 | #include <lib/xlat_tables/xlat_tables_v2.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 22 | #include <plat/common/platform.h> |
| 23 | |
Jacky Bai | ec03180 | 2019-11-25 14:45:32 +0800 | [diff] [blame] | 24 | #include <dram.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 25 | #include <gpc.h> |
Jacky Bai | 91c6d32 | 2019-05-21 20:24:52 +0800 | [diff] [blame] | 26 | #include <imx_aipstz.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 27 | #include <imx_uart.h> |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 28 | #include <imx_rdc.h> |
Jacky Bai | 3bf04a5 | 2019-06-12 17:41:47 +0800 | [diff] [blame] | 29 | #include <imx8m_caam.h> |
Marco Felsch | 7640134 | 2023-07-24 15:05:58 +0200 | [diff] [blame] | 30 | #include <imx8m_ccm.h> |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 31 | #include <imx8m_csu.h> |
Marco Felsch | 2d6c08f | 2023-09-05 17:15:35 +0200 | [diff] [blame] | 32 | #include <imx8m_snvs.h> |
Sascha Hauer | 3a3eb14 | 2024-01-18 11:18:04 +0100 | [diff] [blame] | 33 | #include <plat_common.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 34 | #include <plat_imx8.h> |
| 35 | |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 36 | #define TRUSTY_PARAMS_LEN_BYTES (4096*2) |
| 37 | |
Andrey Zhizhikin | 521f246 | 2022-09-26 22:41:08 +0200 | [diff] [blame] | 38 | /* |
| 39 | * Note: DRAM region is mapped with entire size available and uses MT_RW |
| 40 | * attributes. |
| 41 | * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section |
| 42 | * for explanation of this mapping scheme. |
| 43 | */ |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 44 | static const mmap_region_t imx_mmap[] = { |
| 45 | MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), |
| 46 | MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */ |
Jacky Bai | ec03180 | 2019-11-25 14:45:32 +0800 | [diff] [blame] | 47 | MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */ |
| 48 | MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */ |
Jacky Bai | 31f0232 | 2019-12-11 16:26:59 +0800 | [diff] [blame] | 49 | MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */ |
Andrey Zhizhikin | 521f246 | 2022-09-26 22:41:08 +0200 | [diff] [blame] | 50 | MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */ |
| 51 | MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */ |
| 52 | MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */ |
| 53 | MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */ |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 54 | {0}, |
| 55 | }; |
| 56 | |
Jacky Bai | 91c6d32 | 2019-05-21 20:24:52 +0800 | [diff] [blame] | 57 | static const struct aipstz_cfg aipstz[] = { |
| 58 | {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 59 | {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 60 | {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 61 | {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 62 | {0}, |
| 63 | }; |
| 64 | |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 65 | static const struct imx_rdc_cfg rdc[] = { |
| 66 | /* Master domain assignment */ |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 67 | RDC_MDAn(RDC_MDA_M4, DID1), |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 68 | |
| 69 | /* peripherals domain permission */ |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 70 | RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), |
| 71 | RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 72 | |
| 73 | /* memory region */ |
| 74 | |
| 75 | /* Sentinel */ |
| 76 | {0}, |
| 77 | }; |
| 78 | |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 79 | static const struct imx_csu_cfg csu_cfg[] = { |
| 80 | /* peripherals csl setting */ |
Stefan Kerkmann | 3dc50ca | 2024-03-04 12:00:57 +0100 | [diff] [blame] | 81 | CSU_CSLx(CSU_CSL_RDC, CSU_SEC_LEVEL_3, LOCKED), |
| 82 | CSU_CSLx(CSU_CSL_TZASC, CSU_SEC_LEVEL_5, LOCKED), |
| 83 | CSU_CSLx(CSU_CSL_CSU, CSU_SEC_LEVEL_5, LOCKED), |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 84 | |
| 85 | /* master HP0~1 */ |
| 86 | |
| 87 | /* SA setting */ |
Stefan Kerkmann | f676ff3 | 2024-03-04 12:00:24 +0100 | [diff] [blame] | 88 | CSU_SA(CSU_SA_M4, NON_SEC_ACCESS, LOCKED), |
| 89 | CSU_SA(CSU_SA_SDMA1, NON_SEC_ACCESS, LOCKED), |
| 90 | CSU_SA(CSU_SA_PCIE_CTRL1, NON_SEC_ACCESS, LOCKED), |
| 91 | CSU_SA(CSU_SA_USB1, NON_SEC_ACCESS, LOCKED), |
| 92 | CSU_SA(CSU_SA_USB2, NON_SEC_ACCESS, LOCKED), |
| 93 | CSU_SA(CSU_SA_VPU, NON_SEC_ACCESS, LOCKED), |
| 94 | CSU_SA(CSU_SA_GPU, NON_SEC_ACCESS, LOCKED), |
| 95 | CSU_SA(CSU_SA_APBHDMA, NON_SEC_ACCESS, LOCKED), |
| 96 | CSU_SA(CSU_SA_ENET, NON_SEC_ACCESS, LOCKED), |
| 97 | CSU_SA(CSU_SA_USDHC1, NON_SEC_ACCESS, LOCKED), |
| 98 | CSU_SA(CSU_SA_USDHC2, NON_SEC_ACCESS, LOCKED), |
| 99 | CSU_SA(CSU_SA_USDHC3, NON_SEC_ACCESS, LOCKED), |
| 100 | CSU_SA(CSU_SA_HUGO, NON_SEC_ACCESS, LOCKED), |
| 101 | CSU_SA(CSU_SA_DAP, NON_SEC_ACCESS, LOCKED), |
| 102 | CSU_SA(CSU_SA_SDMA2, NON_SEC_ACCESS, LOCKED), |
| 103 | CSU_SA(CSU_SA_SDMA3, NON_SEC_ACCESS, LOCKED), |
| 104 | CSU_SA(CSU_SA_LCDIF, NON_SEC_ACCESS, LOCKED), |
| 105 | CSU_SA(CSU_SA_CSI, NON_SEC_ACCESS, LOCKED), |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 106 | |
| 107 | /* HP control setting */ |
| 108 | |
| 109 | /* Sentinel */ |
| 110 | {0} |
| 111 | }; |
| 112 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 113 | static entry_point_info_t bl32_image_ep_info; |
| 114 | static entry_point_info_t bl33_image_ep_info; |
| 115 | |
| 116 | /* get SPSR for BL33 entry */ |
| 117 | static uint32_t get_spsr_for_bl33_entry(void) |
| 118 | { |
| 119 | unsigned long el_status; |
| 120 | unsigned long mode; |
| 121 | uint32_t spsr; |
| 122 | |
| 123 | /* figure out what mode we enter the non-secure world */ |
| 124 | el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; |
| 125 | el_status &= ID_AA64PFR0_ELX_MASK; |
| 126 | |
| 127 | mode = (el_status) ? MODE_EL2 : MODE_EL1; |
| 128 | |
| 129 | spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); |
| 130 | return spsr; |
| 131 | } |
| 132 | |
| 133 | void bl31_tzc380_setup(void) |
| 134 | { |
| 135 | unsigned int val; |
| 136 | |
| 137 | val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); |
| 138 | if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) |
| 139 | return; |
| 140 | |
| 141 | tzc380_init(IMX_TZASC_BASE); |
| 142 | |
| 143 | /* |
| 144 | * Need to substact offset 0x40000000 from CPU address when |
| 145 | * programming tzasc region for i.mx8mm. |
| 146 | */ |
| 147 | |
| 148 | /* Enable 1G-5G S/NS RW */ |
| 149 | tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | |
| 150 | TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); |
| 151 | } |
| 152 | |
| 153 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 154 | u_register_t arg2, u_register_t arg3) |
| 155 | { |
Marco Felsch | 409eb8b | 2023-08-02 08:11:35 +0200 | [diff] [blame] | 156 | unsigned int console_base = IMX_BOOT_UART_BASE; |
Andre Przywara | 7110d99 | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 157 | static console_t console; |
Sascha Hauer | 3a3eb14 | 2024-01-18 11:18:04 +0100 | [diff] [blame] | 158 | int i, ret; |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 159 | |
| 160 | /* Enable CSU NS access permission */ |
| 161 | for (i = 0; i < 64; i++) { |
| 162 | mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); |
| 163 | } |
| 164 | |
Jacky Bai | 91c6d32 | 2019-05-21 20:24:52 +0800 | [diff] [blame] | 165 | imx_aipstz_init(aipstz); |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 166 | |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 167 | imx_rdc_init(rdc); |
| 168 | |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 169 | imx_csu_init(csu_cfg); |
| 170 | |
Marco Felsch | 7640134 | 2023-07-24 15:05:58 +0200 | [diff] [blame] | 171 | if (console_base == 0U) { |
| 172 | console_base = imx8m_uart_get_base(); |
| 173 | } |
| 174 | |
| 175 | console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ, |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 176 | IMX_CONSOLE_BAUDRATE, &console); |
| 177 | /* This console is only used for boot stage */ |
Andre Przywara | 7110d99 | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 178 | console_set_scope(&console, CONSOLE_FLAG_BOOT); |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 179 | |
Andrey Zhizhikin | 6651ef8 | 2022-09-19 20:49:16 +0200 | [diff] [blame] | 180 | imx8m_caam_init(); |
| 181 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 182 | /* |
| 183 | * tell BL3-1 where the non-secure software image is located |
| 184 | * and the entry state information. |
| 185 | */ |
| 186 | bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; |
| 187 | bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); |
| 188 | SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); |
| 189 | |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 190 | #if defined(SPD_opteed) || defined(SPD_trusty) |
Jacky Bai | 2a763ba | 2019-07-18 13:34:09 +0800 | [diff] [blame] | 191 | /* Populate entry point information for BL32 */ |
| 192 | SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); |
| 193 | SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); |
| 194 | bl32_image_ep_info.pc = BL32_BASE; |
| 195 | bl32_image_ep_info.spsr = 0; |
| 196 | |
Silvano di Ninno | b723a55 | 2020-03-25 09:24:51 +0100 | [diff] [blame] | 197 | /* Pass TEE base and size to bl33 */ |
| 198 | bl33_image_ep_info.args.arg1 = BL32_BASE; |
| 199 | bl33_image_ep_info.args.arg2 = BL32_SIZE; |
| 200 | |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 201 | #ifdef SPD_trusty |
| 202 | bl32_image_ep_info.args.arg0 = BL32_SIZE; |
| 203 | bl32_image_ep_info.args.arg1 = BL32_BASE; |
Silvano di Ninno | b723a55 | 2020-03-25 09:24:51 +0100 | [diff] [blame] | 204 | #else |
| 205 | /* Make sure memory is clean */ |
| 206 | mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); |
| 207 | bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; |
| 208 | bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 209 | #endif |
Jacky Bai | 2a763ba | 2019-07-18 13:34:09 +0800 | [diff] [blame] | 210 | #endif |
Sascha Hauer | 3a3eb14 | 2024-01-18 11:18:04 +0100 | [diff] [blame] | 211 | ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE, |
| 212 | &bl32_image_ep_info, &bl33_image_ep_info); |
| 213 | if (ret != 0) { |
| 214 | ret = imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE, |
| 215 | &bl32_image_ep_info, |
| 216 | &bl33_image_ep_info); |
| 217 | } |
Jacky Bai | 2a763ba | 2019-07-18 13:34:09 +0800 | [diff] [blame] | 218 | |
Marco Felsch | 2d6c08f | 2023-09-05 17:15:35 +0200 | [diff] [blame] | 219 | #if !defined(SPD_opteed) && !defined(SPD_trusty) |
| 220 | enable_snvs_privileged_access(); |
| 221 | #endif |
| 222 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 223 | bl31_tzc380_setup(); |
| 224 | } |
| 225 | |
Marco Felsch | dfe200c | 2022-08-22 12:23:56 +0200 | [diff] [blame] | 226 | #define MAP_BL31_TOTAL \ |
Marco Felsch | ff2b872 | 2022-08-22 12:39:01 +0200 | [diff] [blame] | 227 | MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE) |
Marco Felsch | dfe200c | 2022-08-22 12:23:56 +0200 | [diff] [blame] | 228 | #define MAP_BL31_RO \ |
| 229 | MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE) |
| 230 | #define MAP_COHERENT_MEM \ |
| 231 | MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \ |
| 232 | MT_DEVICE | MT_RW | MT_SECURE) |
| 233 | #define MAP_BL32_TOTAL \ |
| 234 | MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW) |
| 235 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 236 | void bl31_plat_arch_setup(void) |
| 237 | { |
Marco Felsch | dfe200c | 2022-08-22 12:23:56 +0200 | [diff] [blame] | 238 | const mmap_region_t bl_regions[] = { |
| 239 | MAP_BL31_TOTAL, |
| 240 | MAP_BL31_RO, |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 241 | #if USE_COHERENT_MEM |
Marco Felsch | dfe200c | 2022-08-22 12:23:56 +0200 | [diff] [blame] | 242 | MAP_COHERENT_MEM, |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 243 | #endif |
Marco Felsch | c6999d2 | 2023-09-06 16:07:37 +0200 | [diff] [blame] | 244 | #if defined(SPD_opteed) || defined(SPD_trusty) |
Marco Felsch | dfe200c | 2022-08-22 12:23:56 +0200 | [diff] [blame] | 245 | /* Map TEE memory */ |
| 246 | MAP_BL32_TOTAL, |
Marco Felsch | c6999d2 | 2023-09-06 16:07:37 +0200 | [diff] [blame] | 247 | #endif |
Marco Felsch | dfe200c | 2022-08-22 12:23:56 +0200 | [diff] [blame] | 248 | {0} |
| 249 | }; |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 250 | |
Marco Felsch | 0679c02 | 2022-08-22 12:25:04 +0200 | [diff] [blame] | 251 | setup_page_tables(bl_regions, imx_mmap); |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 252 | enable_mmu_el3(0); |
| 253 | } |
| 254 | |
| 255 | void bl31_platform_setup(void) |
| 256 | { |
| 257 | generic_delay_timer_init(); |
| 258 | |
| 259 | /* select the CKIL source to 32K OSC */ |
| 260 | mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); |
| 261 | |
Jacky Bai | ec03180 | 2019-11-25 14:45:32 +0800 | [diff] [blame] | 262 | /* Init the dram info */ |
| 263 | dram_info_init(SAVED_DRAM_TIMING_BASE); |
| 264 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 265 | plat_gic_driver_init(); |
| 266 | plat_gic_init(); |
| 267 | |
| 268 | imx_gpc_init(); |
| 269 | } |
| 270 | |
| 271 | entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) |
| 272 | { |
| 273 | if (type == NON_SECURE) |
| 274 | return &bl33_image_ep_info; |
| 275 | if (type == SECURE) |
| 276 | return &bl32_image_ep_info; |
| 277 | |
| 278 | return NULL; |
| 279 | } |
| 280 | |
| 281 | unsigned int plat_get_syscnt_freq2(void) |
| 282 | { |
| 283 | return COUNTER_FREQUENCY; |
| 284 | } |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 285 | |
| 286 | #ifdef SPD_trusty |
| 287 | void plat_trusty_set_boot_args(aapcs64_params_t *args) |
| 288 | { |
| 289 | args->arg0 = BL32_SIZE; |
| 290 | args->arg1 = BL32_BASE; |
| 291 | args->arg2 = TRUSTY_PARAMS_LEN_BYTES; |
| 292 | } |
| 293 | #endif |