blob: fcee101299df3d498a7b2f813e0186ed5d3326f8 [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Jit Loon Lim7787efe2023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
Kah Jing Lee60f0b582024-01-07 20:34:39 +08003 * Copyright (c) 2024, Altera Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +08008#ifndef SOCFPGA_MBOX_H
9#define SOCFPGA_MBOX_H
Hadi Asyrafi616da772019-06-27 11:34:03 +080010
Ambroise Vincenta724e432019-07-23 11:10:27 +010011#include <lib/utils_def.h>
12
Jit Loon Lim7787efe2023-05-17 12:26:11 +080013#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
14#define MBOX_OFFSET 0x10a30000
15#else
Sieu Mun Tang16754e12022-05-09 12:08:42 +080016#define MBOX_OFFSET 0xffa30000
Jit Loon Lim7787efe2023-05-17 12:26:11 +080017#endif
Hadi Asyrafi616da772019-06-27 11:34:03 +080018
Sieu Mun Tang16754e12022-05-09 12:08:42 +080019#define MBOX_ATF_CLIENT_ID 0x1U
20#define MBOX_MAX_JOB_ID 0xFU
21#define MBOX_MAX_IND_JOB_ID (MBOX_MAX_JOB_ID - 1U)
22#define MBOX_JOB_ID MBOX_MAX_JOB_ID
23#define MBOX_TEST_BIT BIT(31)
Hadi Asyrafi616da772019-06-27 11:34:03 +080024
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080025/* Mailbox Shared Memory Register Map */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080026#define MBOX_CIN 0x00
27#define MBOX_ROUT 0x04
28#define MBOX_URG 0x08
29#define MBOX_INT 0x0C
30#define MBOX_COUT 0x20
31#define MBOX_RIN 0x24
32#define MBOX_STATUS 0x2C
33#define MBOX_CMD_BUFFER 0x40
34#define MBOX_RESP_BUFFER 0xC0
Hadi Asyrafi616da772019-06-27 11:34:03 +080035
Hadi Asyrafi616da772019-06-27 11:34:03 +080036/* Mailbox SDM doorbell */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080037#define MBOX_DOORBELL_TO_SDM 0x400
38#define MBOX_DOORBELL_FROM_SDM 0x480
Hadi Asyrafi616da772019-06-27 11:34:03 +080039
Hadi Asyrafi616da772019-06-27 11:34:03 +080040
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080041/* Mailbox commands */
Tien Hock, Loh527234a2019-10-30 14:54:25 +080042
Sieu Mun Tang16754e12022-05-09 12:08:42 +080043#define MBOX_CMD_NOOP 0x00
44#define MBOX_CMD_SYNC 0x01
45#define MBOX_CMD_RESTART 0x02
46#define MBOX_CMD_CANCEL 0x03
47#define MBOX_CMD_VAB_SRC_CERT 0x0B
48#define MBOX_CMD_GET_IDCODE 0x10
49#define MBOX_CMD_GET_USERCODE 0x13
50#define MBOX_CMD_GET_CHIPID 0x12
51#define MBOX_CMD_REBOOT_HPS 0x47
Hadi Asyrafi616da772019-06-27 11:34:03 +080052
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080053/* Reconfiguration Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080054#define MBOX_CONFIG_STATUS 0x04
55#define MBOX_RECONFIG 0x06
56#define MBOX_RECONFIG_DATA 0x08
57#define MBOX_RECONFIG_STATUS 0x09
Hadi Asyrafi593c4c52019-12-17 19:22:17 +080058
Kris Chapline768dfa2021-06-25 11:31:52 +010059/* HWMON Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080060#define MBOX_HWMON_READVOLT 0x18
61#define MBOX_HWMON_READTEMP 0x19
Kris Chapline768dfa2021-06-25 11:31:52 +010062
63
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080064/* QSPI Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080065#define MBOX_CMD_QSPI_OPEN 0x32
66#define MBOX_CMD_QSPI_CLOSE 0x33
67#define MBOX_CMD_QSPI_SET_CS 0x34
68#define MBOX_CMD_QSPI_DIRECT 0x3B
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080069
Jit Loon Lim2bee1732023-05-17 12:26:11 +080070/* SEU Commands */
71#define MBOX_CMD_SEU_ERR_READ 0x3C
Jit Loon Limb46c8692023-09-20 14:00:41 +080072#define MBOX_CMD_SAFE_INJECT_SEU_ERR 0x41
Jit Loon Lim2bee1732023-05-17 12:26:11 +080073
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080074/* RSU Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080075#define MBOX_GET_SUBPARTITION_TABLE 0x5A
76#define MBOX_RSU_STATUS 0x5B
77#define MBOX_RSU_UPDATE 0x5C
78#define MBOX_HPS_STAGE_NOTIFY 0x5D
Kah Jing Lee60f0b582024-01-07 20:34:39 +080079#define MBOX_RSU_GET_DEVICE_INFO 0x74
Hadi Asyrafi593c4c52019-12-17 19:22:17 +080080
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080081/* FCS Command */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080082#define MBOX_FCS_GET_PROVISION 0x7B
83#define MBOX_FCS_CNTR_SET_PREAUTH 0x7C
84#define MBOX_FCS_ENCRYPT_REQ 0x7E
85#define MBOX_FCS_DECRYPT_REQ 0x7F
86#define MBOX_FCS_RANDOM_GEN 0x80
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +080087#define MBOX_FCS_AES_CRYPT_REQ 0x81
Sieu Mun Tangd907cc32022-05-10 17:24:05 +080088#define MBOX_FCS_GET_DIGEST_REQ 0x82
Sieu Mun Tang583149a2022-05-10 17:27:12 +080089#define MBOX_FCS_MAC_VERIFY_REQ 0x83
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +080090#define MBOX_FCS_ECDSA_HASH_SIGN_REQ 0x84
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +080091#define MBOX_FCS_ECDSA_SHA2_DATA_SIGN_REQ 0x85
Sieu Mun Tang59357e82022-05-10 17:53:32 +080092#define MBOX_FCS_ECDSA_HASH_SIG_VERIFY 0x86
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080093#define MBOX_FCS_ECDSA_SHA2_DATA_SIGN_VERIFY 0x87
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +080094#define MBOX_FCS_ECDSA_GET_PUBKEY 0x88
Sieu Mun Tang0675c222022-05-10 17:48:11 +080095#define MBOX_FCS_ECDH_REQUEST 0x89
Sieu Mun Tang16754e12022-05-09 12:08:42 +080096#define MBOX_FCS_OPEN_CS_SESSION 0xA0
97#define MBOX_FCS_CLOSE_CS_SESSION 0xA1
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +080098#define MBOX_FCS_IMPORT_CS_KEY 0xA5
99#define MBOX_FCS_EXPORT_CS_KEY 0xA6
100#define MBOX_FCS_REMOVE_CS_KEY 0xA7
101#define MBOX_FCS_GET_CS_KEY_INFO 0xA8
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800102
103/* PSG SIGMA Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800104#define MBOX_PSG_SIGMA_TEARDOWN 0xD5
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800105
106/* Attestation Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800107#define MBOX_CREATE_CERT_ON_RELOAD 0x180
108#define MBOX_GET_ATTESTATION_CERT 0x181
109#define MBOX_ATTESTATION_SUBKEY 0x182
110#define MBOX_GET_MEASUREMENT 0x183
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800111
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800112/* Miscellaneous commands */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800113#define MBOX_GET_ROM_PATCH_SHA384 0x1B0
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800114
115/* Mailbox Definitions */
116
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800117#define CMD_DIRECT 0
118#define CMD_INDIRECT 1
119#define CMD_CASUAL 0
120#define CMD_URGENT 1
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800121
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800122#define MBOX_WORD_BYTE 4U
123#define MBOX_RESP_BUFFER_SIZE 16
124#define MBOX_CMD_BUFFER_SIZE 32
Sieu Mun Tang5d187c02022-05-10 23:26:57 +0800125#define MBOX_INC_HEADER_MAX_WORD_SIZE 1024U
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800126
127/* Execution states for HPS_STAGE_NOTIFY */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800128#define HPS_EXECUTION_STATE_FSBL 0
129#define HPS_EXECUTION_STATE_SSBL 1
130#define HPS_EXECUTION_STATE_OS 2
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800131
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800132/* Status Response */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800133#define MBOX_RET_OK 0
134#define MBOX_RET_ERROR -1
135#define MBOX_NO_RESPONSE -2
136#define MBOX_WRONG_ID -3
137#define MBOX_BUFFER_FULL -4
138#define MBOX_BUSY -5
139#define MBOX_TIMEOUT -2047
Hadi Asyrafi616da772019-06-27 11:34:03 +0800140
Sieu Mun Tang6c7f0c72022-12-04 01:43:35 +0800141/* Key Status */
142#define MBOX_RET_SDOS_DECRYPTION_ERROR_102 -258
143#define MBOX_RET_SDOS_DECRYPTION_ERROR_103 -259
144
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800145/* Reconfig Status Response */
Hadi Asyrafi2b9198d2019-11-12 15:03:00 +0800146#define RECONFIG_STATUS_STATE 0
147#define RECONFIG_STATUS_PIN_STATUS 2
148#define RECONFIG_STATUS_SOFTFUNC_STATUS 3
149#define PIN_STATUS_NSTATUS (U(1) << 31)
150#define SOFTFUNC_STATUS_SEU_ERROR (1 << 3)
151#define SOFTFUNC_STATUS_INIT_DONE (1 << 1)
152#define SOFTFUNC_STATUS_CONF_DONE (1 << 0)
153#define MBOX_CFGSTAT_STATE_IDLE 0x00000000
154#define MBOX_CFGSTAT_STATE_CONFIG 0x10000000
Jit Loon Lim75016812022-11-03 20:03:37 +0800155#define MBOX_CFGSTAT_VAB_BS_PREAUTH 0x20000000
Hadi Asyrafi2b9198d2019-11-12 15:03:00 +0800156#define MBOX_CFGSTAT_STATE_FAILACK 0x08000000
157#define MBOX_CFGSTAT_STATE_ERROR_INVALID 0xf0000001
158#define MBOX_CFGSTAT_STATE_ERROR_CORRUPT 0xf0000002
159#define MBOX_CFGSTAT_STATE_ERROR_AUTH 0xf0000003
160#define MBOX_CFGSTAT_STATE_ERROR_CORE_IO 0xf0000004
161#define MBOX_CFGSTAT_STATE_ERROR_HARDWARE 0xf0000005
162#define MBOX_CFGSTAT_STATE_ERROR_FAKE 0xf0000006
163#define MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO 0xf0000007
164#define MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR 0xf0000008
Hadi Asyrafi616da772019-06-27 11:34:03 +0800165
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800166
167/* Mailbox Macros */
168
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800169#define MBOX_ENTRY_TO_ADDR(_buf, ptr) (MBOX_OFFSET + (MBOX_##_buf##_BUFFER) \
170 + MBOX_WORD_BYTE * (ptr))
Abdul Halim, Muhammad Hadi Asyrafi33b89d52020-06-05 15:12:29 +0800171
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800172/* Mailbox interrupt flags and masks */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800173#define MBOX_INT_FLAG_COE 0x1
174#define MBOX_INT_FLAG_RIE 0x2
175#define MBOX_INT_FLAG_UAE 0x100
176#define MBOX_COE_BIT(INTERRUPT) ((INTERRUPT) & 0x3)
177#define MBOX_UAE_BIT(INTERRUPT) (((INTERRUPT) & (1<<8)))
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800178
179/* Mailbox response and status */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800180#define MBOX_RESP_ERR(BUFFER) ((BUFFER) & 0x000007ff)
181#define MBOX_RESP_LEN(BUFFER) (((BUFFER) & 0x007ff000) >> 12)
182#define MBOX_RESP_CLIENT_ID(BUFFER) (((BUFFER) & 0xf0000000) >> 28)
183#define MBOX_RESP_JOB_ID(BUFFER) (((BUFFER) & 0x0f000000) >> 24)
184#define MBOX_STATUS_UA_MASK (1<<8)
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800185
186/* Mailbox command and response */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800187#define MBOX_CLIENT_ID_CMD(CLIENT_ID) ((CLIENT_ID) << 28)
188#define MBOX_JOB_ID_CMD(JOB_ID) (JOB_ID<<24)
189#define MBOX_CMD_LEN_CMD(CMD_LEN) ((CMD_LEN) << 12)
190#define MBOX_INDIRECT(val) ((val) << 11)
191#define MBOX_CMD_MASK(header) ((header) & 0x7ff)
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800192
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800193/* Mailbox payload */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800194#define MBOX_DATA_MAX_LEN 0x3ff
195#define MBOX_PAYLOAD_FLAG_BUSY BIT(0)
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800196
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800197/* RSU Macros */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800198#define RSU_VERSION_ACMF BIT(8)
199#define RSU_VERSION_ACMF_MASK 0xff00
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800200
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800201/* Config Status Macros */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800202#define CONFIG_STATUS_WORD_SIZE 16U
203#define CONFIG_STATUS_FW_VER_OFFSET 1
204#define CONFIG_STATUS_FW_VER_MASK 0x00FFFFFF
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800205
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800206/* Data structure */
207
208typedef struct mailbox_payload {
209 uint32_t header;
210 uint32_t data[MBOX_DATA_MAX_LEN];
211} mailbox_payload_t;
212
213typedef struct mailbox_container {
214 uint32_t flag;
215 uint32_t index;
216 mailbox_payload_t *payload;
217} mailbox_container_t;
218
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800219/* Mailbox Function Definitions */
220
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800221void mailbox_set_int(uint32_t interrupt_input);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800222int mailbox_init(void);
223void mailbox_set_qspi_close(void);
Abdul Halim, Muhammad Hadi Asyrafiae4cd3a2020-10-06 20:09:53 +0800224void mailbox_hps_qspi_enable(void);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800225
226int mailbox_send_cmd(uint32_t job_id, uint32_t cmd, uint32_t *args,
227 unsigned int len, uint32_t urgent, uint32_t *response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800228 unsigned int *resp_len);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800229int mailbox_send_cmd_async(uint32_t *job_id, uint32_t cmd, uint32_t *args,
230 unsigned int len, unsigned int indirect);
Sieu Mun Tang5d187c02022-05-10 23:26:57 +0800231int mailbox_send_cmd_async_ext(uint32_t header_cmd, uint32_t *args,
232 unsigned int len);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800233int mailbox_read_response(uint32_t *job_id, uint32_t *response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800234 unsigned int *resp_len);
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800235int mailbox_read_response_async(uint32_t *job_id, uint32_t *header,
236 uint32_t *response, unsigned int *resp_len,
237 uint8_t ignore_client_id);
Sieu Mun Tang24682662022-02-19 21:49:48 +0800238int iterate_resp(uint32_t mbox_resp_len, uint32_t *resp_buf,
239 unsigned int *resp_len);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800240
Hadi Asyrafi616da772019-06-27 11:34:03 +0800241void mailbox_reset_cold(void);
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800242void mailbox_reset_warm(uint32_t reset_type);
Tien Hock, Loh527234a2019-10-30 14:54:25 +0800243void mailbox_clear_response(void);
244
Sieu Mun Tang24682662022-02-19 21:49:48 +0800245int intel_mailbox_get_config_status(uint32_t cmd, bool init_done);
Hadi Asyrafi6aeb55d2019-12-24 14:43:22 +0800246int intel_mailbox_is_fpga_not_ready(void);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800247
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800248#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
249void intel_smmu_hps_remapper_init(uint64_t *mem);
250#endif
251
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800252int mailbox_rsu_get_spt_offset(uint32_t *resp_buf, uint32_t resp_buf_len);
253int mailbox_rsu_status(uint32_t *resp_buf, uint32_t resp_buf_len);
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800254int mailbox_rsu_get_device_info(uint32_t *resp_buf, uint32_t resp_buf_len);
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800255int mailbox_rsu_update(uint32_t *flash_offset);
256int mailbox_hps_stage_notify(uint32_t execution_stage);
Kris Chapline768dfa2021-06-25 11:31:52 +0100257int mailbox_hwmon_readtemp(uint32_t chan, uint32_t *resp_buf);
258int mailbox_hwmon_readvolt(uint32_t chan, uint32_t *resp_buf);
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800259int mailbox_seu_err_status(uint32_t *resp_buf, uint32_t resp_buf_len);
Jit Loon Limb46c8692023-09-20 14:00:41 +0800260int mailbox_safe_inject_seu_err(uint32_t *arg, unsigned int len);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800261
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +0800262#endif /* SOCFPGA_MBOX_H */