Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 1 | /* |
Roberto Vargas | 1a6eed3 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __GICV3_H__ |
| 8 | #define __GICV3_H__ |
| 9 | |
| 10 | /******************************************************************************* |
| 11 | * GICv3 miscellaneous definitions |
| 12 | ******************************************************************************/ |
| 13 | /* Interrupt group definitions */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 14 | #define INTR_GROUP1S U(0) |
| 15 | #define INTR_GROUP0 U(1) |
| 16 | #define INTR_GROUP1NS U(2) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 17 | |
| 18 | /* Interrupt IDs reported by the HPPIR and IAR registers */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 19 | #define PENDING_G1S_INTID U(1020) |
| 20 | #define PENDING_G1NS_INTID U(1021) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 21 | |
| 22 | /* Constant to categorize LPI interrupt */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 23 | #define MIN_LPI_ID U(8192) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 24 | |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 25 | /* GICv3 can only target up to 16 PEs with SGI */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 26 | #define GICV3_MAX_SGI_TARGETS U(16) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 27 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 28 | /******************************************************************************* |
| 29 | * GICv3 specific Distributor interface register offsets and constants. |
| 30 | ******************************************************************************/ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 31 | #define GICD_STATUSR U(0x10) |
| 32 | #define GICD_SETSPI_NSR U(0x40) |
| 33 | #define GICD_CLRSPI_NSR U(0x48) |
| 34 | #define GICD_SETSPI_SR U(0x50) |
| 35 | #define GICD_CLRSPI_SR U(0x50) |
| 36 | #define GICD_IGRPMODR U(0xd00) |
Soby Mathew | aaf71c8 | 2016-07-26 17:46:56 +0100 | [diff] [blame] | 37 | /* |
| 38 | * GICD_IROUTER<n> register is at 0x6000 + 8n, where n is the interrupt id and |
| 39 | * n >= 32, making the effective offset as 0x6100. |
| 40 | */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 41 | #define GICD_IROUTER U(0x6000) |
| 42 | #define GICD_PIDR2_GICV3 U(0xffe8) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 43 | |
| 44 | #define IGRPMODR_SHIFT 5 |
| 45 | |
| 46 | /* GICD_CTLR bit definitions */ |
| 47 | #define CTLR_ENABLE_G1NS_SHIFT 1 |
| 48 | #define CTLR_ENABLE_G1S_SHIFT 2 |
| 49 | #define CTLR_ARE_S_SHIFT 4 |
| 50 | #define CTLR_ARE_NS_SHIFT 5 |
| 51 | #define CTLR_DS_SHIFT 6 |
| 52 | #define CTLR_E1NWF_SHIFT 7 |
| 53 | #define GICD_CTLR_RWP_SHIFT 31 |
| 54 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 55 | #define CTLR_ENABLE_G1NS_MASK U(0x1) |
| 56 | #define CTLR_ENABLE_G1S_MASK U(0x1) |
| 57 | #define CTLR_ARE_S_MASK U(0x1) |
| 58 | #define CTLR_ARE_NS_MASK U(0x1) |
| 59 | #define CTLR_DS_MASK U(0x1) |
| 60 | #define CTLR_E1NWF_MASK U(0x1) |
| 61 | #define GICD_CTLR_RWP_MASK U(0x1) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 62 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 63 | #define CTLR_ENABLE_G1NS_BIT BIT_32(CTLR_ENABLE_G1NS_SHIFT) |
| 64 | #define CTLR_ENABLE_G1S_BIT BIT_32(CTLR_ENABLE_G1S_SHIFT) |
| 65 | #define CTLR_ARE_S_BIT BIT_32(CTLR_ARE_S_SHIFT) |
| 66 | #define CTLR_ARE_NS_BIT BIT_32(CTLR_ARE_NS_SHIFT) |
| 67 | #define CTLR_DS_BIT BIT_32(CTLR_DS_SHIFT) |
| 68 | #define CTLR_E1NWF_BIT BIT_32(CTLR_E1NWF_SHIFT) |
| 69 | #define GICD_CTLR_RWP_BIT BIT_32(GICD_CTLR_RWP_SHIFT) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 70 | |
| 71 | /* GICD_IROUTER shifts and masks */ |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 72 | #define IROUTER_SHIFT 0 |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 73 | #define IROUTER_IRM_SHIFT 31 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 74 | #define IROUTER_IRM_MASK U(0x1) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 75 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 76 | #define GICV3_IRM_PE U(0) |
| 77 | #define GICV3_IRM_ANY U(1) |
Jeenu Viswambharan | dce70b3 | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 78 | |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 79 | #define NUM_OF_DIST_REGS 30 |
| 80 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 81 | /******************************************************************************* |
| 82 | * GICv3 Re-distributor interface registers & constants |
| 83 | ******************************************************************************/ |
| 84 | #define GICR_PCPUBASE_SHIFT 0x11 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 85 | #define GICR_SGIBASE_OFFSET U(65536) /* 64 KB */ |
| 86 | #define GICR_CTLR U(0x0) |
| 87 | #define GICR_TYPER U(0x08) |
| 88 | #define GICR_WAKER U(0x14) |
| 89 | #define GICR_PROPBASER U(0x70) |
| 90 | #define GICR_PENDBASER U(0x78) |
| 91 | #define GICR_IGROUPR0 (GICR_SGIBASE_OFFSET + U(0x80)) |
| 92 | #define GICR_ISENABLER0 (GICR_SGIBASE_OFFSET + U(0x100)) |
| 93 | #define GICR_ICENABLER0 (GICR_SGIBASE_OFFSET + U(0x180)) |
| 94 | #define GICR_ISPENDR0 (GICR_SGIBASE_OFFSET + U(0x200)) |
| 95 | #define GICR_ICPENDR0 (GICR_SGIBASE_OFFSET + U(0x280)) |
| 96 | #define GICR_ISACTIVER0 (GICR_SGIBASE_OFFSET + U(0x300)) |
| 97 | #define GICR_ICACTIVER0 (GICR_SGIBASE_OFFSET + U(0x380)) |
| 98 | #define GICR_IPRIORITYR (GICR_SGIBASE_OFFSET + U(0x400)) |
| 99 | #define GICR_ICFGR0 (GICR_SGIBASE_OFFSET + U(0xc00)) |
| 100 | #define GICR_ICFGR1 (GICR_SGIBASE_OFFSET + U(0xc04)) |
| 101 | #define GICR_IGRPMODR0 (GICR_SGIBASE_OFFSET + U(0xd00)) |
| 102 | #define GICR_NSACR (GICR_SGIBASE_OFFSET + U(0xe00)) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 103 | |
| 104 | /* GICR_CTLR bit definitions */ |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 105 | #define GICR_CTLR_UWP_SHIFT 31 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 106 | #define GICR_CTLR_UWP_MASK U(0x1) |
| 107 | #define GICR_CTLR_UWP_BIT BIT_32(GICR_CTLR_UWP_SHIFT) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 108 | #define GICR_CTLR_RWP_SHIFT 3 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 109 | #define GICR_CTLR_RWP_MASK U(0x1) |
| 110 | #define GICR_CTLR_RWP_BIT BIT_32(GICR_CTLR_RWP_SHIFT) |
| 111 | #define GICR_CTLR_EN_LPIS_BIT BIT_32(0) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 112 | |
| 113 | /* GICR_WAKER bit definitions */ |
| 114 | #define WAKER_CA_SHIFT 2 |
| 115 | #define WAKER_PS_SHIFT 1 |
| 116 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 117 | #define WAKER_CA_MASK U(0x1) |
| 118 | #define WAKER_PS_MASK U(0x1) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 119 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 120 | #define WAKER_CA_BIT BIT_32(WAKER_CA_SHIFT) |
| 121 | #define WAKER_PS_BIT BIT_32(WAKER_PS_SHIFT) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 122 | |
| 123 | /* GICR_TYPER bit definitions */ |
| 124 | #define TYPER_AFF_VAL_SHIFT 32 |
| 125 | #define TYPER_PROC_NUM_SHIFT 8 |
| 126 | #define TYPER_LAST_SHIFT 4 |
| 127 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 128 | #define TYPER_AFF_VAL_MASK U(0xffffffff) |
| 129 | #define TYPER_PROC_NUM_MASK U(0xffff) |
| 130 | #define TYPER_LAST_MASK U(0x1) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 131 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 132 | #define TYPER_LAST_BIT BIT_32(TYPER_LAST_SHIFT) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 133 | |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 134 | #define NUM_OF_REDIST_REGS 30 |
| 135 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 136 | /******************************************************************************* |
| 137 | * GICv3 CPU interface registers & constants |
| 138 | ******************************************************************************/ |
| 139 | /* ICC_SRE bit definitions*/ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 140 | #define ICC_SRE_EN_BIT BIT_32(3) |
| 141 | #define ICC_SRE_DIB_BIT BIT_32(2) |
| 142 | #define ICC_SRE_DFB_BIT BIT_32(1) |
| 143 | #define ICC_SRE_SRE_BIT BIT_32(0) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 144 | |
| 145 | /* ICC_IGRPEN1_EL3 bit definitions */ |
| 146 | #define IGRPEN1_EL3_ENABLE_G1NS_SHIFT 0 |
| 147 | #define IGRPEN1_EL3_ENABLE_G1S_SHIFT 1 |
| 148 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 149 | #define IGRPEN1_EL3_ENABLE_G1NS_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1NS_SHIFT) |
| 150 | #define IGRPEN1_EL3_ENABLE_G1S_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1S_SHIFT) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 151 | |
| 152 | /* ICC_IGRPEN0_EL1 bit definitions */ |
| 153 | #define IGRPEN1_EL1_ENABLE_G0_SHIFT 0 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 154 | #define IGRPEN1_EL1_ENABLE_G0_BIT BIT_32(IGRPEN1_EL1_ENABLE_G0_SHIFT) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 155 | |
| 156 | /* ICC_HPPIR0_EL1 bit definitions */ |
| 157 | #define HPPIR0_EL1_INTID_SHIFT 0 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 158 | #define HPPIR0_EL1_INTID_MASK U(0xffffff) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 159 | |
| 160 | /* ICC_HPPIR1_EL1 bit definitions */ |
| 161 | #define HPPIR1_EL1_INTID_SHIFT 0 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 162 | #define HPPIR1_EL1_INTID_MASK U(0xffffff) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 163 | |
| 164 | /* ICC_IAR0_EL1 bit definitions */ |
| 165 | #define IAR0_EL1_INTID_SHIFT 0 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 166 | #define IAR0_EL1_INTID_MASK U(0xffffff) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 167 | |
| 168 | /* ICC_IAR1_EL1 bit definitions */ |
| 169 | #define IAR1_EL1_INTID_SHIFT 0 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 170 | #define IAR1_EL1_INTID_MASK U(0xffffff) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 171 | |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 172 | /* ICC SGI macros */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 173 | #define SGIR_TGT_MASK ULL(0xffff) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 174 | #define SGIR_AFF1_SHIFT 16 |
| 175 | #define SGIR_INTID_SHIFT 24 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 176 | #define SGIR_INTID_MASK ULL(0xf) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 177 | #define SGIR_AFF2_SHIFT 32 |
| 178 | #define SGIR_IRM_SHIFT 40 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 179 | #define SGIR_IRM_MASK ULL(0x1) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 180 | #define SGIR_AFF3_SHIFT 48 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 181 | #define SGIR_AFF_MASK ULL(0xf) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 182 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 183 | #define SGIR_IRM_TO_AFF U(0) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 184 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 185 | #define GICV3_SGIR_VALUE(_aff3, _aff2, _aff1, _intid, _irm, _tgt) \ |
| 186 | ((((uint64_t) (_aff3) & SGIR_AFF_MASK) << SGIR_AFF3_SHIFT) | \ |
| 187 | (((uint64_t) (_irm) & SGIR_IRM_MASK) << SGIR_IRM_SHIFT) | \ |
| 188 | (((uint64_t) (_aff2) & SGIR_AFF_MASK) << SGIR_AFF2_SHIFT) | \ |
| 189 | (((_intid) & SGIR_INTID_MASK) << SGIR_INTID_SHIFT) | \ |
| 190 | (((_aff1) & SGIR_AFF_MASK) << SGIR_AFF1_SHIFT) | \ |
| 191 | ((_tgt) & SGIR_TGT_MASK)) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 192 | |
Soby Mathew | f6f1a32 | 2017-07-18 16:12:45 +0100 | [diff] [blame] | 193 | /***************************************************************************** |
| 194 | * GICv3 ITS registers and constants |
| 195 | *****************************************************************************/ |
| 196 | |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 197 | #define GITS_CTLR U(0x0) |
| 198 | #define GITS_IIDR U(0x4) |
| 199 | #define GITS_TYPER U(0x8) |
| 200 | #define GITS_CBASER U(0x80) |
| 201 | #define GITS_CWRITER U(0x88) |
| 202 | #define GITS_CREADR U(0x90) |
| 203 | #define GITS_BASER U(0x100) |
Soby Mathew | f6f1a32 | 2017-07-18 16:12:45 +0100 | [diff] [blame] | 204 | |
| 205 | /* GITS_CTLR bit definitions */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 206 | #define GITS_CTLR_ENABLED_BIT BIT_32(0) |
Soby Mathew | f6f1a32 | 2017-07-18 16:12:45 +0100 | [diff] [blame] | 207 | #define GITS_CTLR_QUIESCENT_SHIFT 31 |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 208 | #define GITS_CTLR_QUIESCENT_BIT BIT_32(GITS_CTLR_QUIESCENT_SHIFT) |
Soby Mathew | f6f1a32 | 2017-07-18 16:12:45 +0100 | [diff] [blame] | 209 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 210 | #ifndef __ASSEMBLY__ |
| 211 | |
Antonio Nino Diaz | dd4e59e | 2018-08-13 15:29:29 +0100 | [diff] [blame] | 212 | #include <arch_helpers.h> |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 213 | #include <gic_common.h> |
Jeenu Viswambharan | aeb267c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 214 | #include <interrupt_props.h> |
Antonio Nino Diaz | dd4e59e | 2018-08-13 15:29:29 +0100 | [diff] [blame] | 215 | #include <stdbool.h> |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 216 | #include <stdint.h> |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 217 | #include <utils_def.h> |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 218 | |
Antonio Nino Diaz | dd4e59e | 2018-08-13 15:29:29 +0100 | [diff] [blame] | 219 | static inline bool gicv3_is_intr_id_special_identifier(unsigned int id) |
| 220 | { |
| 221 | return (id >= PENDING_G1S_INTID) && (id <= GIC_SPURIOUS_INTERRUPT); |
| 222 | } |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 223 | |
| 224 | /******************************************************************************* |
| 225 | * Helper GICv3 macros for SEL1 |
| 226 | ******************************************************************************/ |
Antonio Nino Diaz | dd4e59e | 2018-08-13 15:29:29 +0100 | [diff] [blame] | 227 | static inline uint32_t gicv3_acknowledge_interrupt_sel1(void) |
| 228 | { |
| 229 | return (uint32_t)read_icc_iar1_el1() & IAR1_EL1_INTID_MASK; |
| 230 | } |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 231 | |
Antonio Nino Diaz | dd4e59e | 2018-08-13 15:29:29 +0100 | [diff] [blame] | 232 | static inline uint32_t gicv3_get_pending_interrupt_id_sel1(void) |
| 233 | { |
| 234 | return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK; |
| 235 | } |
| 236 | |
| 237 | static inline void gicv3_end_of_interrupt_sel1(unsigned int id) |
| 238 | { |
| 239 | write_icc_eoir1_el1(id); |
| 240 | } |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 241 | |
| 242 | /******************************************************************************* |
| 243 | * Helper GICv3 macros for EL3 |
| 244 | ******************************************************************************/ |
Antonio Nino Diaz | dd4e59e | 2018-08-13 15:29:29 +0100 | [diff] [blame] | 245 | static inline uint32_t gicv3_acknowledge_interrupt(void) |
| 246 | { |
| 247 | return (uint32_t)read_icc_iar0_el1() & IAR0_EL1_INTID_MASK; |
| 248 | } |
| 249 | |
| 250 | static inline void gicv3_end_of_interrupt(unsigned int id) |
| 251 | { |
| 252 | return write_icc_eoir0_el1(id); |
| 253 | } |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 254 | |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 255 | /* |
| 256 | * This macro returns the total number of GICD registers corresponding to |
| 257 | * the name. |
| 258 | */ |
| 259 | #define GICD_NUM_REGS(reg_name) \ |
| 260 | DIV_ROUND_UP_2EVAL(TOTAL_SPI_INTR_NUM, (1 << reg_name ## _SHIFT)) |
| 261 | |
| 262 | #define GICR_NUM_REGS(reg_name) \ |
| 263 | DIV_ROUND_UP_2EVAL(TOTAL_PCPU_INTR_NUM, (1 << reg_name ## _SHIFT)) |
| 264 | |
Jeenu Viswambharan | 055af4b | 2017-10-24 15:13:59 +0100 | [diff] [blame] | 265 | /* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */ |
Antonio Nino Diaz | 2e59071 | 2018-08-24 11:46:33 +0100 | [diff] [blame] | 266 | #define INT_ID_MASK U(0xffffff) |
Jeenu Viswambharan | 055af4b | 2017-10-24 15:13:59 +0100 | [diff] [blame] | 267 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 268 | /******************************************************************************* |
| 269 | * This structure describes some of the implementation defined attributes of the |
| 270 | * GICv3 IP. It is used by the platform port to specify these attributes in order |
| 271 | * to initialise the GICV3 driver. The attributes are described below. |
| 272 | * |
Jeenu Viswambharan | aeb267c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 273 | * The 'gicd_base' field contains the base address of the Distributor interface |
| 274 | * programmer's view. |
| 275 | * |
| 276 | * The 'gicr_base' field contains the base address of the Re-distributor |
| 277 | * interface programmer's view. |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 278 | * |
Jeenu Viswambharan | aeb267c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 279 | * The 'interrupt_props' field is a pointer to an array that enumerates secure |
| 280 | * interrupts and their properties. If this field is not NULL, both |
| 281 | * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored. |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 282 | * |
Jeenu Viswambharan | aeb267c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 283 | * The 'interrupt_props_num' field contains the number of entries in the |
| 284 | * 'interrupt_props' array. If this field is non-zero, both 'g0_interrupt_num' |
| 285 | * and 'g1s_interrupt_num' are ignored. |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 286 | * |
Jeenu Viswambharan | aeb267c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 287 | * The 'rdistif_num' field contains the number of Redistributor interfaces the |
| 288 | * GIC implements. This is equal to the number of CPUs or CPU interfaces |
| 289 | * instantiated in the GIC. |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 290 | * |
Jeenu Viswambharan | aeb267c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 291 | * The 'rdistif_base_addrs' field is a pointer to an array that has an entry for |
| 292 | * storing the base address of the Redistributor interface frame of each CPU in |
| 293 | * the system. The size of the array = 'rdistif_num'. The base addresses are |
| 294 | * detected during driver initialisation. |
| 295 | * |
| 296 | * The 'mpidr_to_core_pos' field is a pointer to a hash function which the |
| 297 | * driver will use to convert an MPIDR value to a linear core index. This index |
| 298 | * will be used for accessing the 'rdistif_base_addrs' array. This is an |
| 299 | * optional field. A GICv3 implementation maps each MPIDR to a linear core index |
| 300 | * as well. This mapping can be found by reading the "Affinity Value" and |
| 301 | * "Processor Number" fields in the GICR_TYPER. It is IMP. DEF. if the |
| 302 | * "Processor Numbers" are suitable to index into an array to access core |
| 303 | * specific information. If this not the case, the platform port must provide a |
| 304 | * hash function. Otherwise, the "Processor Number" field will be used to access |
| 305 | * the array elements. |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 306 | ******************************************************************************/ |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 307 | typedef unsigned int (*mpidr_hash_fn)(u_register_t mpidr); |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 308 | |
| 309 | typedef struct gicv3_driver_data { |
| 310 | uintptr_t gicd_base; |
| 311 | uintptr_t gicr_base; |
Jeenu Viswambharan | aeb267c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 312 | const interrupt_prop_t *interrupt_props; |
| 313 | unsigned int interrupt_props_num; |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 314 | unsigned int rdistif_num; |
| 315 | uintptr_t *rdistif_base_addrs; |
| 316 | mpidr_hash_fn mpidr_to_core_pos; |
| 317 | } gicv3_driver_data_t; |
| 318 | |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 319 | typedef struct gicv3_redist_ctx { |
| 320 | /* 64 bits registers */ |
| 321 | uint64_t gicr_propbaser; |
| 322 | uint64_t gicr_pendbaser; |
| 323 | |
| 324 | /* 32 bits registers */ |
| 325 | uint32_t gicr_ctlr; |
| 326 | uint32_t gicr_igroupr0; |
| 327 | uint32_t gicr_isenabler0; |
| 328 | uint32_t gicr_ispendr0; |
| 329 | uint32_t gicr_isactiver0; |
| 330 | uint32_t gicr_ipriorityr[GICR_NUM_REGS(IPRIORITYR)]; |
| 331 | uint32_t gicr_icfgr0; |
| 332 | uint32_t gicr_icfgr1; |
| 333 | uint32_t gicr_igrpmodr0; |
| 334 | uint32_t gicr_nsacr; |
| 335 | } gicv3_redist_ctx_t; |
| 336 | |
| 337 | typedef struct gicv3_dist_ctx { |
| 338 | /* 64 bits registers */ |
| 339 | uint64_t gicd_irouter[TOTAL_SPI_INTR_NUM]; |
| 340 | |
| 341 | /* 32 bits registers */ |
| 342 | uint32_t gicd_ctlr; |
| 343 | uint32_t gicd_igroupr[GICD_NUM_REGS(IGROUPR)]; |
| 344 | uint32_t gicd_isenabler[GICD_NUM_REGS(ISENABLER)]; |
| 345 | uint32_t gicd_ispendr[GICD_NUM_REGS(ISPENDR)]; |
| 346 | uint32_t gicd_isactiver[GICD_NUM_REGS(ISACTIVER)]; |
| 347 | uint32_t gicd_ipriorityr[GICD_NUM_REGS(IPRIORITYR)]; |
| 348 | uint32_t gicd_icfgr[GICD_NUM_REGS(ICFGR)]; |
| 349 | uint32_t gicd_igrpmodr[GICD_NUM_REGS(IGRPMODR)]; |
| 350 | uint32_t gicd_nsacr[GICD_NUM_REGS(NSACR)]; |
| 351 | } gicv3_dist_ctx_t; |
| 352 | |
Soby Mathew | f6f1a32 | 2017-07-18 16:12:45 +0100 | [diff] [blame] | 353 | typedef struct gicv3_its_ctx { |
| 354 | /* 64 bits registers */ |
| 355 | uint64_t gits_cbaser; |
| 356 | uint64_t gits_cwriter; |
| 357 | uint64_t gits_baser[8]; |
| 358 | |
| 359 | /* 32 bits registers */ |
| 360 | uint32_t gits_ctlr; |
| 361 | } gicv3_its_ctx_t; |
| 362 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 363 | /******************************************************************************* |
| 364 | * GICv3 EL3 driver API |
| 365 | ******************************************************************************/ |
| 366 | void gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data); |
| 367 | void gicv3_distif_init(void); |
| 368 | void gicv3_rdistif_init(unsigned int proc_num); |
Jeenu Viswambharan | 76647d5 | 2016-12-09 11:03:15 +0000 | [diff] [blame] | 369 | void gicv3_rdistif_on(unsigned int proc_num); |
| 370 | void gicv3_rdistif_off(unsigned int proc_num); |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 371 | void gicv3_cpuif_enable(unsigned int proc_num); |
| 372 | void gicv3_cpuif_disable(unsigned int proc_num); |
| 373 | unsigned int gicv3_get_pending_interrupt_type(void); |
| 374 | unsigned int gicv3_get_pending_interrupt_id(void); |
| 375 | unsigned int gicv3_get_interrupt_type(unsigned int id, |
| 376 | unsigned int proc_num); |
Soby Mathew | 327548c | 2017-07-13 15:19:51 +0100 | [diff] [blame] | 377 | void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx); |
| 378 | void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx); |
| 379 | /* |
| 380 | * gicv3_distif_post_restore and gicv3_distif_pre_save must be implemented if |
| 381 | * gicv3_distif_save and gicv3_rdistif_init_restore are used. If no |
| 382 | * implementation-defined sequence is needed at these steps, an empty function |
| 383 | * can be provided. |
| 384 | */ |
| 385 | void gicv3_distif_post_restore(unsigned int proc_num); |
| 386 | void gicv3_distif_pre_save(unsigned int proc_num); |
| 387 | void gicv3_rdistif_init_restore(unsigned int proc_num, const gicv3_redist_ctx_t * const rdist_ctx); |
| 388 | void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx); |
Soby Mathew | f6f1a32 | 2017-07-18 16:12:45 +0100 | [diff] [blame] | 389 | void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx); |
| 390 | void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx); |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 391 | |
Jeenu Viswambharan | b1e957e | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 392 | unsigned int gicv3_get_running_priority(void); |
Jeenu Viswambharan | 24e7029 | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 393 | unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num); |
Jeenu Viswambharan | 0fcdfff | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 394 | void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num); |
| 395 | void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num); |
Jeenu Viswambharan | 447b89d | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 396 | void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num, |
| 397 | unsigned int priority); |
Jeenu Viswambharan | c06f05c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 398 | void gicv3_set_interrupt_type(unsigned int id, unsigned int proc_num, |
Roberto Vargas | 1a6eed3 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 399 | unsigned int type); |
Antonio Nino Diaz | ca994e7 | 2018-08-21 10:02:33 +0100 | [diff] [blame] | 400 | void gicv3_raise_secure_g0_sgi(unsigned int sgi_num, u_register_t target); |
Jeenu Viswambharan | dce70b3 | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 401 | void gicv3_set_spi_routing(unsigned int id, unsigned int irm, |
| 402 | u_register_t mpidr); |
Jeenu Viswambharan | eb1c12c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 403 | void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num); |
| 404 | void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num); |
Jeenu Viswambharan | 6250507 | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 405 | unsigned int gicv3_set_pmr(unsigned int mask); |
Jeenu Viswambharan | b1e957e | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 406 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 407 | #endif /* __ASSEMBLY__ */ |
| 408 | #endif /* __GICV3_H__ */ |