blob: 29b76ab7ab60ba0c1a051d14dd776c5d214d7277 [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Jit Loon Lim7787efe2023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08003 * Copyright (c) 2024-2025, Altera Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +08008#ifndef SOCFPGA_MBOX_H
9#define SOCFPGA_MBOX_H
Hadi Asyrafi616da772019-06-27 11:34:03 +080010
Ambroise Vincenta724e432019-07-23 11:10:27 +010011#include <lib/utils_def.h>
12
Jit Loon Lim7787efe2023-05-17 12:26:11 +080013#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
14#define MBOX_OFFSET 0x10a30000
15#else
Sieu Mun Tang16754e12022-05-09 12:08:42 +080016#define MBOX_OFFSET 0xffa30000
Jit Loon Lim7787efe2023-05-17 12:26:11 +080017#endif
Hadi Asyrafi616da772019-06-27 11:34:03 +080018
Sieu Mun Tang16754e12022-05-09 12:08:42 +080019#define MBOX_ATF_CLIENT_ID 0x1U
20#define MBOX_MAX_JOB_ID 0xFU
21#define MBOX_MAX_IND_JOB_ID (MBOX_MAX_JOB_ID - 1U)
22#define MBOX_JOB_ID MBOX_MAX_JOB_ID
23#define MBOX_TEST_BIT BIT(31)
Hadi Asyrafi616da772019-06-27 11:34:03 +080024
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080025/* Mailbox Shared Memory Register Map */
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +080026#define MBOX_CIN 0x00 /* Command valid offset, to SDM */
27#define MBOX_ROUT 0x04 /* Response output offset, to SDM */
28#define MBOX_URG 0x08 /* Urgent command, to SDM */
29#define MBOX_INT 0x0C /* Interrupt enables, to SDM */
30/* 0x10 - 0x1F, Reserved */
Hadi Asyrafi616da772019-06-27 11:34:03 +080031
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +080032#define MBOX_COUT 0x20 /* Command free offset, from SDM */
33#define MBOX_RIN 0x24 /* Response valid offset, from SDM */
34#define MBOX_STATUS 0x2C /* Mailbox status from SDM to client */
35/* 0x30 - 0x3F, Reserved */
Hadi Asyrafi616da772019-06-27 11:34:03 +080036
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +080037#define MBOX_CMD_BUFFER 0x40 /* Circular buffer, cmds to SDM */
38#define MBOX_RESP_BUFFER 0xC0 /* Circular buffer, resp from SDM */
39
40#define MBOX_DOORBELL_TO_SDM 0x400 /* Doorbell from HPS to SDM */
41#define MBOX_DOORBELL_FROM_SDM 0x480 /* Doorbell from SDM to HPS */
Hadi Asyrafi616da772019-06-27 11:34:03 +080042
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080043/* Mailbox commands */
Tien Hock, Loh527234a2019-10-30 14:54:25 +080044
Sieu Mun Tang16754e12022-05-09 12:08:42 +080045#define MBOX_CMD_NOOP 0x00
46#define MBOX_CMD_SYNC 0x01
47#define MBOX_CMD_RESTART 0x02
48#define MBOX_CMD_CANCEL 0x03
49#define MBOX_CMD_VAB_SRC_CERT 0x0B
50#define MBOX_CMD_GET_IDCODE 0x10
51#define MBOX_CMD_GET_USERCODE 0x13
52#define MBOX_CMD_GET_CHIPID 0x12
Sieu Mun Tang8b8b2ba2024-11-09 00:30:33 +080053#define MBOX_CMD_FPGA_CONFIG_COMP 0x45
Sieu Mun Tang16754e12022-05-09 12:08:42 +080054#define MBOX_CMD_REBOOT_HPS 0x47
Hadi Asyrafi616da772019-06-27 11:34:03 +080055
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080056/* Reconfiguration Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080057#define MBOX_CONFIG_STATUS 0x04
58#define MBOX_RECONFIG 0x06
59#define MBOX_RECONFIG_DATA 0x08
60#define MBOX_RECONFIG_STATUS 0x09
Hadi Asyrafi593c4c52019-12-17 19:22:17 +080061
Kris Chapline768dfa2021-06-25 11:31:52 +010062/* HWMON Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080063#define MBOX_HWMON_READVOLT 0x18
64#define MBOX_HWMON_READTEMP 0x19
Kris Chapline768dfa2021-06-25 11:31:52 +010065
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080066/* QSPI Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080067#define MBOX_CMD_QSPI_OPEN 0x32
68#define MBOX_CMD_QSPI_CLOSE 0x33
69#define MBOX_CMD_QSPI_SET_CS 0x34
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +080070#define MBOX_CMD_QSPI_ERASE 0x38
71#define MBOX_CMD_QSPI_WRITE 0x39
72#define MBOX_CMD_QSPI_READ 0x3A
Sieu Mun Tang16754e12022-05-09 12:08:42 +080073#define MBOX_CMD_QSPI_DIRECT 0x3B
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +080074#define MBOX_CMD_QSPI_GET_DEV_INFO 0x74
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080075
Jit Loon Lim2bee1732023-05-17 12:26:11 +080076/* SEU Commands */
77#define MBOX_CMD_SEU_ERR_READ 0x3C
Jit Loon Limb46c8692023-09-20 14:00:41 +080078#define MBOX_CMD_SAFE_INJECT_SEU_ERR 0x41
Jit Loon Lim2bee1732023-05-17 12:26:11 +080079
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +080080/* RSU Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080081#define MBOX_GET_SUBPARTITION_TABLE 0x5A
82#define MBOX_RSU_STATUS 0x5B
83#define MBOX_RSU_UPDATE 0x5C
84#define MBOX_HPS_STAGE_NOTIFY 0x5D
Kah Jing Lee60f0b582024-01-07 20:34:39 +080085#define MBOX_RSU_GET_DEVICE_INFO 0x74
Hadi Asyrafi593c4c52019-12-17 19:22:17 +080086
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080087/* FCS Command */
Sieu Mun Tang16754e12022-05-09 12:08:42 +080088#define MBOX_FCS_GET_PROVISION 0x7B
89#define MBOX_FCS_CNTR_SET_PREAUTH 0x7C
90#define MBOX_FCS_ENCRYPT_REQ 0x7E
91#define MBOX_FCS_DECRYPT_REQ 0x7F
92#define MBOX_FCS_RANDOM_GEN 0x80
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +080093#define MBOX_FCS_AES_CRYPT_REQ 0x81
Sieu Mun Tangd907cc32022-05-10 17:24:05 +080094#define MBOX_FCS_GET_DIGEST_REQ 0x82
Sieu Mun Tang583149a2022-05-10 17:27:12 +080095#define MBOX_FCS_MAC_VERIFY_REQ 0x83
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +080096#define MBOX_FCS_ECDSA_HASH_SIGN_REQ 0x84
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +080097#define MBOX_FCS_ECDSA_SHA2_DATA_SIGN_REQ 0x85
Sieu Mun Tang59357e82022-05-10 17:53:32 +080098#define MBOX_FCS_ECDSA_HASH_SIG_VERIFY 0x86
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080099#define MBOX_FCS_ECDSA_SHA2_DATA_SIGN_VERIFY 0x87
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +0800100#define MBOX_FCS_ECDSA_GET_PUBKEY 0x88
Sieu Mun Tang0675c222022-05-10 17:48:11 +0800101#define MBOX_FCS_ECDH_REQUEST 0x89
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800102#define MBOX_FCS_HKDF_REQUEST 0x8B
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800103#define MBOX_FCS_OPEN_CS_SESSION 0xA0
104#define MBOX_FCS_CLOSE_CS_SESSION 0xA1
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +0800105#define MBOX_FCS_IMPORT_CS_KEY 0xA5
106#define MBOX_FCS_EXPORT_CS_KEY 0xA6
107#define MBOX_FCS_REMOVE_CS_KEY 0xA7
108#define MBOX_FCS_GET_CS_KEY_INFO 0xA8
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800109#define MBOX_FCS_CREATE_CS_KEY 0xA9
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800110
111/* PSG SIGMA Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800112#define MBOX_PSG_SIGMA_TEARDOWN 0xD5
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800113
114/* Attestation Commands */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800115#define MBOX_CREATE_CERT_ON_RELOAD 0x180
116#define MBOX_GET_ATTESTATION_CERT 0x181
117#define MBOX_ATTESTATION_SUBKEY 0x182
118#define MBOX_GET_MEASUREMENT 0x183
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800119
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800120/* Miscellaneous commands */
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800121#define MBOX_CMD_MCTP_MSG 0x194
Jit Loon Limb46c8692023-09-20 14:00:41 +0800122#define MBOX_GET_ROM_PATCH_SHA384 0x1B0
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800123#define MBOX_CMD_GET_DEVICEID 0x500
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800124
125/* Mailbox Definitions */
126
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800127#define CMD_DIRECT 0
128#define CMD_INDIRECT 1
129#define CMD_CASUAL 0
130#define CMD_URGENT 1
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800131
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800132/* Mailbox command flags and related macros */
133#define MBOX_CMD_FLAG_DIRECT BIT(0)
134#define MBOX_CMD_FLAG_INDIRECT BIT(1)
135#define MBOX_CMD_FLAG_CASUAL BIT(2)
136#define MBOX_CMD_FLAG_URGENT BIT(3)
137
138#define MBOX_CMD_FLAG_CASUAL_INDIRECT (MBOX_CMD_FLAG_CASUAL | \
139 MBOX_CMD_FLAG_INDIRECT)
140
141#define IS_CMD_SET(cmd, _type) ((((cmd) & MBOX_CMD_FLAG_##_type) != 0) ? \
142 1 : 0)
143
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800144#define MBOX_WORD_BYTE 4U
145#define MBOX_RESP_BUFFER_SIZE 16
146#define MBOX_CMD_BUFFER_SIZE 32
Sieu Mun Tang5d187c02022-05-10 23:26:57 +0800147#define MBOX_INC_HEADER_MAX_WORD_SIZE 1024U
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800148
149/* Execution states for HPS_STAGE_NOTIFY */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800150#define HPS_EXECUTION_STATE_FSBL 0
151#define HPS_EXECUTION_STATE_SSBL 1
152#define HPS_EXECUTION_STATE_OS 2
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800153
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800154/* Status Response */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800155#define MBOX_RET_OK 0
156#define MBOX_RET_ERROR -1
157#define MBOX_NO_RESPONSE -2
158#define MBOX_WRONG_ID -3
159#define MBOX_BUFFER_FULL -4
160#define MBOX_BUSY -5
161#define MBOX_TIMEOUT -2047
Hadi Asyrafi616da772019-06-27 11:34:03 +0800162
Sieu Mun Tang6c7f0c72022-12-04 01:43:35 +0800163/* Key Status */
164#define MBOX_RET_SDOS_DECRYPTION_ERROR_102 -258
165#define MBOX_RET_SDOS_DECRYPTION_ERROR_103 -259
166
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800167/* Reconfig Status Response */
Hadi Asyrafi2b9198d2019-11-12 15:03:00 +0800168#define RECONFIG_STATUS_STATE 0
169#define RECONFIG_STATUS_PIN_STATUS 2
170#define RECONFIG_STATUS_SOFTFUNC_STATUS 3
171#define PIN_STATUS_NSTATUS (U(1) << 31)
172#define SOFTFUNC_STATUS_SEU_ERROR (1 << 3)
173#define SOFTFUNC_STATUS_INIT_DONE (1 << 1)
174#define SOFTFUNC_STATUS_CONF_DONE (1 << 0)
175#define MBOX_CFGSTAT_STATE_IDLE 0x00000000
176#define MBOX_CFGSTAT_STATE_CONFIG 0x10000000
Jit Loon Lim75016812022-11-03 20:03:37 +0800177#define MBOX_CFGSTAT_VAB_BS_PREAUTH 0x20000000
Hadi Asyrafi2b9198d2019-11-12 15:03:00 +0800178#define MBOX_CFGSTAT_STATE_FAILACK 0x08000000
179#define MBOX_CFGSTAT_STATE_ERROR_INVALID 0xf0000001
180#define MBOX_CFGSTAT_STATE_ERROR_CORRUPT 0xf0000002
181#define MBOX_CFGSTAT_STATE_ERROR_AUTH 0xf0000003
182#define MBOX_CFGSTAT_STATE_ERROR_CORE_IO 0xf0000004
183#define MBOX_CFGSTAT_STATE_ERROR_HARDWARE 0xf0000005
184#define MBOX_CFGSTAT_STATE_ERROR_FAKE 0xf0000006
185#define MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO 0xf0000007
186#define MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR 0xf0000008
Hadi Asyrafi616da772019-06-27 11:34:03 +0800187
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800188
189/* Mailbox Macros */
190
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800191#define MBOX_ENTRY_TO_ADDR(_buf, ptr) (MBOX_OFFSET + (MBOX_##_buf##_BUFFER) \
192 + MBOX_WORD_BYTE * (ptr))
Abdul Halim, Muhammad Hadi Asyrafi33b89d52020-06-05 15:12:29 +0800193
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800194/* Mailbox interrupt flags and masks */
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800195#define MBOX_INT_FLAG_COE BIT(0) /* COUT update interrupt enable */
196#define MBOX_INT_FLAG_RIE BIT(1) /* RIN update interrupt enable */
197#define MBOX_INT_FLAG_UAE BIT(8) /* Urgent ACK interrupt enable */
198
199#define MBOX_COE_BIT(INTERRUPT) ((INTERRUPT) & MBOX_INT_FLAG_COE)
200#define MBOX_RIE_BIT(INTERRUPT) ((INTERRUPT) & MBOX_INT_FLAG_RIE)
201#define MBOX_UAE_BIT(INTERRUPT) ((INTERRUPT) & MBOX_INT_FLAG_UAE)
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800202
203/* Mailbox response and status */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800204#define MBOX_RESP_ERR(BUFFER) ((BUFFER) & 0x000007ff)
205#define MBOX_RESP_LEN(BUFFER) (((BUFFER) & 0x007ff000) >> 12)
206#define MBOX_RESP_CLIENT_ID(BUFFER) (((BUFFER) & 0xf0000000) >> 28)
207#define MBOX_RESP_JOB_ID(BUFFER) (((BUFFER) & 0x0f000000) >> 24)
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800208#define MBOX_RESP_TRANSACTION_ID(BUFFER) (((BUFFER) & 0xff000000) >> 24)
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800209#define MBOX_STATUS_UA_MASK (1<<8)
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800210
211/* Mailbox command and response */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800212#define MBOX_CLIENT_ID_CMD(CLIENT_ID) ((CLIENT_ID) << 28)
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800213#define MBOX_JOB_ID_CMD(JOB_ID) (JOB_ID << 24)
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800214#define MBOX_CMD_LEN_CMD(CMD_LEN) ((CMD_LEN) << 12)
215#define MBOX_INDIRECT(val) ((val) << 11)
216#define MBOX_CMD_MASK(header) ((header) & 0x7ff)
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800217
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800218/* Mailbox payload */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800219#define MBOX_DATA_MAX_LEN 0x3ff
220#define MBOX_PAYLOAD_FLAG_BUSY BIT(0)
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800221
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800222/* RSU Macros */
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800223#define RSU_VERSION_ACMF BIT(8)
224#define RSU_VERSION_ACMF_MASK 0xff00
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800225
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800226/* Config Status Macros */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800227#define CONFIG_STATUS_WORD_SIZE 16U
228#define CONFIG_STATUS_FW_VER_OFFSET 1
229#define CONFIG_STATUS_FW_VER_MASK 0x00FFFFFF
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800230
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800231/* QSPI mailbox command macros */
232#define MBOX_QSPI_SET_CS_OFFSET (28)
233#define MBOX_QSPI_SET_CS_MODE_OFFSET (27)
234#define MBOX_QSPI_SET_CS_CA_OFFSET (26)
235#define MBOX_QSPI_ERASE_SIZE_GRAN (0x400)
236
237#define MBOX_4K_ALIGNED_MASK (0xFFF)
238#define MBOX_IS_4K_ALIGNED(x) ((x) & MBOX_4K_ALIGNED_MASK)
239#define MBOX_IS_WORD_ALIGNED(x) (!((x) & 0x3))
240#define MBOX_QSPI_RW_MAX_WORDS (0x1000)
241
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800242/* Data structure */
243
244typedef struct mailbox_payload {
245 uint32_t header;
246 uint32_t data[MBOX_DATA_MAX_LEN];
247} mailbox_payload_t;
248
249typedef struct mailbox_container {
250 uint32_t flag;
251 uint32_t index;
252 mailbox_payload_t *payload;
253} mailbox_container_t;
254
Abdul Halim, Muhammad Hadi Asyrafiec164b62020-05-14 14:53:29 +0800255/* Mailbox Function Definitions */
256
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800257void mailbox_set_int(uint32_t interrupt_input);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800258int mailbox_init(void);
259void mailbox_set_qspi_close(void);
Abdul Halim, Muhammad Hadi Asyrafiae4cd3a2020-10-06 20:09:53 +0800260void mailbox_hps_qspi_enable(void);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800261
262int mailbox_send_cmd(uint32_t job_id, uint32_t cmd, uint32_t *args,
263 unsigned int len, uint32_t urgent, uint32_t *response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800264 unsigned int *resp_len);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800265int mailbox_send_cmd_async(uint32_t *job_id, uint32_t cmd, uint32_t *args,
266 unsigned int len, unsigned int indirect);
Sieu Mun Tang5d187c02022-05-10 23:26:57 +0800267int mailbox_send_cmd_async_ext(uint32_t header_cmd, uint32_t *args,
268 unsigned int len);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800269int mailbox_read_response(uint32_t *job_id, uint32_t *response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800270 unsigned int *resp_len);
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800271int mailbox_read_response_async(uint32_t *job_id, uint32_t *header,
272 uint32_t *response, unsigned int *resp_len,
273 uint8_t ignore_client_id);
Sieu Mun Tang24682662022-02-19 21:49:48 +0800274int iterate_resp(uint32_t mbox_resp_len, uint32_t *resp_buf,
275 unsigned int *resp_len);
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800276
Hadi Asyrafi616da772019-06-27 11:34:03 +0800277void mailbox_reset_cold(void);
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800278void mailbox_reset_warm(uint32_t reset_type);
Tien Hock, Loh527234a2019-10-30 14:54:25 +0800279void mailbox_clear_response(void);
280
Boon Khai Ng120834e2024-09-23 11:32:40 +0800281int intel_mailbox_get_config_status(uint32_t cmd, bool init_done,
282 uint32_t *err_states);
Hadi Asyrafi6aeb55d2019-12-24 14:43:22 +0800283int intel_mailbox_is_fpga_not_ready(void);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800284
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800285#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
286void intel_smmu_hps_remapper_init(uint64_t *mem);
Sieu Mun Tang25613692024-10-04 18:38:21 +0800287int intel_smmu_hps_remapper_config(uint32_t remapper_bypass);
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800288#endif
289
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800290int mailbox_rsu_get_spt_offset(uint32_t *resp_buf, uint32_t resp_buf_len);
291int mailbox_rsu_status(uint32_t *resp_buf, uint32_t resp_buf_len);
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800292int mailbox_rsu_get_device_info(uint32_t *resp_buf, uint32_t resp_buf_len);
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800293int mailbox_rsu_update(uint32_t *flash_offset);
294int mailbox_hps_stage_notify(uint32_t execution_stage);
Kris Chapline768dfa2021-06-25 11:31:52 +0100295int mailbox_hwmon_readtemp(uint32_t chan, uint32_t *resp_buf);
296int mailbox_hwmon_readvolt(uint32_t chan, uint32_t *resp_buf);
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800297int mailbox_seu_err_status(uint32_t *resp_buf, uint32_t resp_buf_len);
Jit Loon Limb46c8692023-09-20 14:00:41 +0800298int mailbox_safe_inject_seu_err(uint32_t *arg, unsigned int len);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800299
Sieu Mun Tang8b8b2ba2024-11-09 00:30:33 +0800300int mailbox_send_fpga_config_comp(void);
301
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800302#if SIP_SVC_V3
303#define MBOX_CLIENT_ID_SHIFT (28)
304#define MBOX_JOB_ID_SHIFT (24)
305#define MBOX_CMD_LEN_SHIFT (12)
306#define MBOX_INDIRECT_SHIFT (11)
307
308#define MBOX_FRAME_CMD_HEADER(client_id, job_id, args_len, indirect, cmd)\
309 ((client_id << MBOX_CLIENT_ID_SHIFT) | \
310 (job_id << MBOX_JOB_ID_SHIFT) | \
311 (args_len << MBOX_CMD_LEN_SHIFT) | \
Girisha Dengi0c97aed2025-03-13 00:36:12 +0800312 (indirect << MBOX_INDIRECT_SHIFT) | \
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800313 cmd)
314
315#define FLAG_SDM_RESPONSE_IS_VALID BIT(0)
316#define FLAG_SDM_RESPONSE_IS_USED BIT(1)
317#define FLAG_SDM_RESPONSE_IS_IN_PROGRESS BIT(2)
318#define FLAG_SDM_RESPONSE_IS_POLL_ON_INTR BIT(3)
319
320/*
321 * TODO: Re-visit this queue size based on the system load.
322 * 4 bits for client ID and 4 bits for job ID, total 8 bits and we can have up to
323 * 256 transactions. We can tune this based on our system load at any given time
324 */
325#define MBOX_SVC_CMD_QUEUE_SIZE (32)
326#define MBOX_SVC_RESP_QUEUE_SIZE (32)
327#define MBOX_SVC_MAX_JOB_ID (16)
328#define MBOX_SVC_CMD_ARG_SIZE (2)
329#define MBOX_SVC_CMD_IS_USED BIT(0)
330#define MBOX_SVC_CMD_CB_ARGS_SIZE (4)
331#define MBOX_SVC_MAX_CLIENTS (16)
332#define MBOX_SVC_MAX_RESP_DATA_SIZE (32)
333#define MBOX_SVC_SMC_RET_MAX_SIZE (8)
334
335/* Client ID(4bits) + Job ID(4bits) = Transcation ID(TID - 8bits, 256 combinations) */
336#define MBOX_MAX_TIDS (256)
337/* Each transcation ID bitmap holds 64bits */
338#define MBOX_TID_BITMAP_SIZE (sizeof(uint64_t) * 8)
339/* Number of transcation ID bitmaps required to hold 256 combinations */
340#define MBOX_MAX_TIDS_BITMAP (MBOX_MAX_TIDS / MBOX_TID_BITMAP_SIZE)
341
342/* SDM Response State (SRS) enums */
343typedef enum sdm_resp_state {
344 SRS_WAIT_FOR_RESP = 0x00U,
345 SRS_WAIT_FOR_HEADER,
346 SRS_WAIT_FOR_ARGUMENTS,
347 SRS_SYNC_ERROR
348} sdm_resp_state_t;
349
350/* SDM response data structure */
351typedef struct sdm_response {
352 bool is_poll_intr;
353 uint8_t client_id;
354 uint8_t job_id;
355 uint16_t resp_len;
356 uint16_t err_code;
357 uint32_t flags;
358 uint32_t header;
359 uint16_t rcvd_resp_len;
360 uint32_t resp_data[MBOX_SVC_MAX_RESP_DATA_SIZE];
361} sdm_response_t;
362
363/* SDM client callback template */
364typedef uint8_t (*sdm_command_callback)(void *resp, void *cmd,
365 uint32_t *ret_args);
366
367/* SDM command data structure */
368typedef struct sdm_command {
369 uint8_t client_id;
370 uint8_t job_id;
371 uint32_t flags;
372 sdm_command_callback cb;
373 uint32_t *cb_args;
374 uint8_t cb_args_len;
375} sdm_command_t;
376
377/* Get the transcation ID from client ID and job ID. */
378#define MBOX_GET_TRANS_ID(cid, jib) (((cid) << 4) | (jib))
379
380/* Mailbox service data structure */
381typedef struct mailbox_service {
382 sdm_resp_state_t resp_state;
383 sdm_resp_state_t next_resp_state;
384 uint32_t flags;
385 int curr_di;
386 uint64_t received_bitmap[MBOX_MAX_TIDS_BITMAP];
387 uint64_t interrupt_bitmap[MBOX_MAX_TIDS_BITMAP];
388 sdm_command_t cmd_queue[MBOX_SVC_CMD_QUEUE_SIZE];
389 sdm_response_t resp_queue[MBOX_SVC_RESP_QUEUE_SIZE];
390} mailbox_service_t;
391
392int mailbox_send_cmd_async_v3(uint8_t client_id, uint8_t job_id, uint32_t cmd,
393 uint32_t *args, uint32_t args_len, uint8_t cmd_flag,
394 sdm_command_callback cb, uint32_t *cb_args,
395 uint32_t cb_args_len);
396
397int mailbox_response_poll_v3(uint8_t client_id, uint8_t job_id, uint32_t *ret_args,
398 uint32_t *ret_args_size);
399
400int mailbox_response_poll_on_intr_v3(uint8_t *client_id, uint8_t *job_id,
401 uint64_t *bitmap);
402
403#endif /* #if SIP_SVC_V3 */
404
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +0800405#endif /* SOCFPGA_MBOX_H */