blob: 8361ddd3d35602fcefadd3e07c78f67a75b464a8 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -08002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Varun Wadekarb316e242015-05-19 16:48:04 +05307#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <platform_def.h>
10
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/console.h>
16#include <lib/el3_runtime/context_mgmt.h>
17#include <lib/mmio.h>
18#include <lib/psci/psci.h>
19#include <plat/common/platform.h>
20
Varun Wadekarb316e242015-05-19 16:48:04 +053021#include <memctrl.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053022#include <pmc.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053023#include <tegra_def.h>
24#include <tegra_private.h>
25
26extern uint64_t tegra_bl31_phys_base;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053027extern uint64_t tegra_sec_entry_point;
Varun Wadekara2c6be62016-08-01 22:16:21 -070028extern uint64_t tegra_console_base;
Varun Wadekarb316e242015-05-19 16:48:04 +053029
30/*
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -080031 * tegra_fake_system_suspend acts as a boolean var controlling whether
32 * we are going to take fake system suspend code or normal system suspend code
33 * path. This variable is set inside the sip call handlers,when the kernel
34 * requests a SIP call to set the suspend debug flags.
35 */
36uint8_t tegra_fake_system_suspend;
37
38/*
Varun Wadekarb316e242015-05-19 16:48:04 +053039 * The following platform setup functions are weakly defined. They
40 * provide typical implementations that will be overridden by a SoC.
41 */
Varun Wadekar99782e82017-07-05 17:44:12 -070042#pragma weak tegra_soc_pwr_domain_suspend_pwrdown_early
Varun Wadekara78bb1b2015-08-07 10:03:00 +053043#pragma weak tegra_soc_pwr_domain_suspend
44#pragma weak tegra_soc_pwr_domain_on
45#pragma weak tegra_soc_pwr_domain_off
46#pragma weak tegra_soc_pwr_domain_on_finish
Varun Wadekard22429d2016-03-18 14:35:28 -070047#pragma weak tegra_soc_pwr_domain_power_down_wfi
Varun Wadekar8b82fae2015-11-09 17:39:28 -080048#pragma weak tegra_soc_prepare_system_reset
Varun Wadekare5caeed2016-01-07 14:04:21 -080049#pragma weak tegra_soc_prepare_system_off
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070050#pragma weak tegra_soc_get_target_pwr_state
Varun Wadekarb316e242015-05-19 16:48:04 +053051
Varun Wadekar99782e82017-07-05 17:44:12 -070052int tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
53{
54 return PSCI_E_NOT_SUPPORTED;
55}
56
Varun Wadekara78bb1b2015-08-07 10:03:00 +053057int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053058{
59 return PSCI_E_NOT_SUPPORTED;
60}
61
Varun Wadekara78bb1b2015-08-07 10:03:00 +053062int tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +053063{
64 return PSCI_E_SUCCESS;
65}
66
Varun Wadekara78bb1b2015-08-07 10:03:00 +053067int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053068{
69 return PSCI_E_SUCCESS;
70}
71
Varun Wadekara78bb1b2015-08-07 10:03:00 +053072int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053073{
74 return PSCI_E_SUCCESS;
75}
76
Varun Wadekard22429d2016-03-18 14:35:28 -070077int tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
78{
79 return PSCI_E_SUCCESS;
80}
81
Varun Wadekar8b82fae2015-11-09 17:39:28 -080082int tegra_soc_prepare_system_reset(void)
83{
84 return PSCI_E_SUCCESS;
85}
86
Varun Wadekare5caeed2016-01-07 14:04:21 -080087__dead2 void tegra_soc_prepare_system_off(void)
88{
89 ERROR("Tegra System Off: operation not handled.\n");
90 panic();
91}
92
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070093plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
94 const plat_local_state_t *states,
95 unsigned int ncpu)
96{
Varun Wadekar14eaede2016-09-01 14:51:59 -070097 plat_local_state_t target = PLAT_MAX_OFF_STATE, temp;
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070098
99 assert(ncpu);
100
101 do {
102 temp = *states++;
Varun Wadekar14eaede2016-09-01 14:51:59 -0700103 if ((temp < target))
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700104 target = temp;
105 } while (--ncpu);
106
107 return target;
108}
109
Varun Wadekarb316e242015-05-19 16:48:04 +0530110/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530111 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
112 * call to get the `power_state` parameter. This allows the platform to encode
113 * the appropriate State-ID field within the `power_state` parameter which can
114 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
115******************************************************************************/
116void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530117{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700118 /* all affinities use system suspend state id */
Varun Wadekar66231d12017-06-07 09:57:42 -0700119 for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700120 req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
Varun Wadekarb316e242015-05-19 16:48:04 +0530121}
122
123/*******************************************************************************
124 * Handler called when an affinity instance is about to enter standby.
125 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530126void tegra_cpu_standby(plat_local_state_t cpu_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530127{
128 /*
129 * Enter standby state
130 * dsb is good practice before using wfi to enter low power states
131 */
132 dsb();
133 wfi();
134}
135
136/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530137 * Handler called when an affinity instance is about to be turned on. The
138 * level and mpidr determine the affinity instance.
139 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530140int tegra_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +0530141{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530142 return tegra_soc_pwr_domain_on(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +0530143}
144
145/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530146 * Handler called when a power domain is about to be turned off. The
147 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530148 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530149void tegra_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530150{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530151 tegra_soc_pwr_domain_off(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530152}
153
154/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700155 * Handler called when a power domain is about to be suspended. The
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530156 * target_state encodes the power state that each level should transition to.
Varun Wadekar99782e82017-07-05 17:44:12 -0700157 * This handler is called with SMP and data cache enabled, when
158 * HW_ASSISTED_COHERENCY = 0
159 ******************************************************************************/
160void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
161{
162 tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
163}
164
165/*******************************************************************************
166 * Handler called when a power domain is about to be suspended. The
167 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530168 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530169void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530170{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530171 tegra_soc_pwr_domain_suspend(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530172
Varun Wadekara2c6be62016-08-01 22:16:21 -0700173 /* Disable console if we are entering deep sleep. */
174 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
175 PSTATE_ID_SOC_POWERDN)
176 console_uninit();
177
Varun Wadekarb316e242015-05-19 16:48:04 +0530178 /* disable GICC */
179 tegra_gic_cpuif_deactivate();
180}
181
182/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700183 * Handler called at the end of the power domain suspend sequence. The
184 * target_state encodes the power state that each level should transition to.
185 ******************************************************************************/
186__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
187 *target_state)
188{
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800189 uint8_t pwr_state = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
190 uint64_t rmr_el3 = 0;
191
Varun Wadekard22429d2016-03-18 14:35:28 -0700192 /* call the chip's power down handler */
193 tegra_soc_pwr_domain_power_down_wfi(target_state);
194
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800195 /*
196 * If we are in fake system suspend mode, ensure we start doing
197 * procedures that help in looping back towards system suspend exit
198 * instead of calling WFI by requesting a warm reset.
199 * Else, just call WFI to enter low power state.
200 */
201 if ((tegra_fake_system_suspend != 0U) &&
202 (pwr_state == (uint8_t)PSTATE_ID_SOC_POWERDN)) {
203
204 /* warm reboot */
205 rmr_el3 = read_rmr_el3();
206 write_rmr_el3(rmr_el3 | RMR_WARM_RESET_CPU);
207
208 } else {
209 /* enter power down state */
210 wfi();
211 }
Varun Wadekard22429d2016-03-18 14:35:28 -0700212
213 /* we can never reach here */
Varun Wadekard22429d2016-03-18 14:35:28 -0700214 panic();
215}
216
217/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530218 * Handler called when a power domain has just been powered on after
219 * being turned off earlier. The target_state encodes the low power state that
220 * each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530221 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530222void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530223{
224 plat_params_from_bl2_t *plat_params;
225
226 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530227 * Initialize the GIC cpu and distributor interfaces
228 */
Varun Wadekarb7b45752015-12-28 14:55:41 -0800229 plat_gic_setup();
Varun Wadekarb316e242015-05-19 16:48:04 +0530230
231 /*
232 * Check if we are exiting from deep sleep.
233 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530234 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
235 PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530236
Varun Wadekara2c6be62016-08-01 22:16:21 -0700237 /* Initialize the runtime console */
Damon Duan777baa52016-11-07 19:37:50 +0800238 if (tegra_console_base != (uint64_t)0) {
239 console_init(tegra_console_base, TEGRA_BOOT_UART_CLK_IN_HZ,
240 TEGRA_CONSOLE_BAUDRATE);
241 }
Varun Wadekara2c6be62016-08-01 22:16:21 -0700242
Varun Wadekarb316e242015-05-19 16:48:04 +0530243 /*
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800244 * Restore Memory Controller settings as it loses state
245 * during system suspend.
Varun Wadekarb316e242015-05-19 16:48:04 +0530246 */
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800247 tegra_memctrl_restore_settings();
Varun Wadekarb316e242015-05-19 16:48:04 +0530248
249 /*
250 * Security configuration to allow DRAM/device access.
251 */
252 plat_params = bl31_get_plat_params();
Varun Wadekar6bb62462015-10-06 12:49:31 +0530253 tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Varun Wadekarb316e242015-05-19 16:48:04 +0530254 plat_params->tzdram_size);
Varun Wadekard5f578a2016-06-01 19:34:37 -0700255
256 /*
257 * Set up the TZRAM memory aperture to allow only secure world
258 * access
259 */
260 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530261 }
262
263 /*
264 * Reset hardware settings.
265 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530266 tegra_soc_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530267}
268
269/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530270 * Handler called when a power domain has just been powered on after
271 * having been suspended earlier. The target_state encodes the low power state
272 * that each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530273 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530274void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530275{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530276 tegra_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530277}
278
279/*******************************************************************************
280 * Handler called when the system wants to be powered off
281 ******************************************************************************/
282__dead2 void tegra_system_off(void)
283{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800284 INFO("Powering down system...\n");
285
286 tegra_soc_prepare_system_off();
Varun Wadekarb316e242015-05-19 16:48:04 +0530287}
288
289/*******************************************************************************
290 * Handler called when the system wants to be restarted.
291 ******************************************************************************/
292__dead2 void tegra_system_reset(void)
293{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800294 INFO("Restarting system...\n");
295
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800296 /* per-SoC system reset handler */
297 tegra_soc_prepare_system_reset();
298
Varun Wadekarb316e242015-05-19 16:48:04 +0530299 /*
300 * Program the PMC in order to restart the system.
301 */
302 tegra_pmc_system_reset();
303}
304
305/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530306 * Handler called to check the validity of the power state parameter.
307 ******************************************************************************/
308int32_t tegra_validate_power_state(unsigned int power_state,
309 psci_power_state_t *req_state)
310{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530311 assert(req_state);
312
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530313 return tegra_soc_validate_power_state(power_state, req_state);
314}
315
316/*******************************************************************************
317 * Platform handler called to check the validity of the non secure entrypoint.
318 ******************************************************************************/
319int tegra_validate_ns_entrypoint(uintptr_t entrypoint)
320{
321 /*
322 * Check if the non secure entrypoint lies within the non
323 * secure DRAM.
324 */
325 if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END))
326 return PSCI_E_SUCCESS;
327
328 return PSCI_E_INVALID_ADDRESS;
329}
330
331/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530332 * Export the platform handlers to enable psci to invoke them
333 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530334static const plat_psci_ops_t tegra_plat_psci_ops = {
335 .cpu_standby = tegra_cpu_standby,
336 .pwr_domain_on = tegra_pwr_domain_on,
337 .pwr_domain_off = tegra_pwr_domain_off,
Varun Wadekar99782e82017-07-05 17:44:12 -0700338 .pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530339 .pwr_domain_suspend = tegra_pwr_domain_suspend,
340 .pwr_domain_on_finish = tegra_pwr_domain_on_finish,
341 .pwr_domain_suspend_finish = tegra_pwr_domain_suspend_finish,
Varun Wadekard22429d2016-03-18 14:35:28 -0700342 .pwr_domain_pwr_down_wfi = tegra_pwr_domain_power_down_wfi,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530343 .system_off = tegra_system_off,
344 .system_reset = tegra_system_reset,
345 .validate_power_state = tegra_validate_power_state,
346 .validate_ns_entrypoint = tegra_validate_ns_entrypoint,
347 .get_sys_suspend_power_state = tegra_get_sys_suspend_power_state,
Varun Wadekarb316e242015-05-19 16:48:04 +0530348};
349
350/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530351 * Export the platform specific power ops and initialize Power Controller
Varun Wadekarb316e242015-05-19 16:48:04 +0530352 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530353int plat_setup_psci_ops(uintptr_t sec_entrypoint,
354 const plat_psci_ops_t **psci_ops)
Varun Wadekarb316e242015-05-19 16:48:04 +0530355{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530356 psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };
357
358 /*
359 * Flush entrypoint variable to PoC since it will be
360 * accessed after a reset with the caches turned off.
361 */
362 tegra_sec_entry_point = sec_entrypoint;
363 flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));
364
Varun Wadekarb316e242015-05-19 16:48:04 +0530365 /*
366 * Reset hardware settings.
367 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530368 tegra_soc_pwr_domain_on_finish(&target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530369
370 /*
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530371 * Initialize PSCI ops struct
Varun Wadekarb316e242015-05-19 16:48:04 +0530372 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530373 *psci_ops = &tegra_plat_psci_ops;
Varun Wadekarb316e242015-05-19 16:48:04 +0530374
375 return 0;
376}
Varun Wadekar24975392016-05-05 14:13:30 -0700377
378/*******************************************************************************
379 * Platform handler to calculate the proper target power level at the
380 * specified affinity level
381 ******************************************************************************/
382plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
383 const plat_local_state_t *states,
384 unsigned int ncpu)
385{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700386 return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
Varun Wadekar24975392016-05-05 14:13:30 -0700387}