blob: 2825a363e5cf219bde883450488d889bc3b43ba9 [file] [log] [blame]
developer2cdaeb12022-10-04 20:25:05 +08001// SPDX-License-Identifier: GPL-2.0+
2#include <linux/bitfield.h>
3#include <linux/firmware.h>
4#include <linux/module.h>
5#include <linux/nvmem-consumer.h>
6#include <linux/of_address.h>
7#include <linux/of_platform.h>
developeraec59ea2023-04-10 16:58:03 +08008#include <linux/pinctrl/consumer.h>
developer2cdaeb12022-10-04 20:25:05 +08009#include <linux/phy.h>
10
11#define MEDAITEK_2P5GE_PHY_DMB_FW "mediatek-2p5ge-phy-dmb.bin"
12#define MEDIATEK_2P5GE_PHY_PMB_FW "mediatek-2p5ge-phy-pmb.bin"
13
14#define MD32_EN_CFG 0x18
15#define MD32_EN BIT(0)
16
developer284cd6e2022-12-15 22:19:39 +080017#define BASE100T_STATUS_EXTEND (0x10)
18#define BASE1000T_STATUS_EXTEND (0x11)
19#define EXTEND_CTRL_AND_STATUS (0x16)
20
developere7f61612022-12-30 11:34:52 +080021#define PHY_AUX_CTRL_STATUS (0x1d)
22#define PHY_AUX_DPX_MASK GENMASK(5, 5)
23#define PHY_AUX_SPEED_MASK GENMASK(4, 2)
24
developer5c0c0622023-04-12 11:51:08 +080025/* Registers on MDIO_MMD_VEND1 */
26#define MTK_PHY_LINK_STATUS_MISC (0xa2)
27#define MTK_PHY_FDX_ENABLE BIT(5)
28
developeraec59ea2023-04-10 16:58:03 +080029/* Registers on MDIO_MMD_VEND2 */
30#define MTK_PHY_LED0_ON_CTRL (0x24)
developer813ffc42023-05-17 13:39:48 +080031#define MTK_PHY_LED0_ON_LINK1000 BIT(0)
32#define MTK_PHY_LED0_ON_LINK100 BIT(1)
33#define MTK_PHY_LED0_ON_LINK10 BIT(2)
34#define MTK_PHY_LED0_ON_LINK2500 BIT(7)
developeraec59ea2023-04-10 16:58:03 +080035#define MTK_PHY_LED0_POLARITY BIT(14)
36
developer813ffc42023-05-17 13:39:48 +080037#define MTK_PHY_LED1_ON_CTRL (0x26)
38#define MTK_PHY_LED1_ON_FDX BIT(4)
39#define MTK_PHY_LED1_ON_HDX BIT(5)
40#define MTK_PHY_LED1_POLARITY BIT(14)
41
developere7f61612022-12-30 11:34:52 +080042enum {
43 PHY_AUX_SPD_10 = 0,
44 PHY_AUX_SPD_100,
45 PHY_AUX_SPD_1000,
46 PHY_AUX_SPD_2500,
47};
48
developer2cdaeb12022-10-04 20:25:05 +080049static int mt798x_2p5ge_phy_config_init(struct phy_device *phydev)
50{
51 int ret;
52 int i;
53 const struct firmware *fw;
54 struct device *dev = &phydev->mdio.dev;
55 struct device_node *np;
56 void __iomem *dmb_addr;
57 void __iomem *pmb_addr;
58 void __iomem *mcucsr_base;
59 u16 reg;
developer813ffc42023-05-17 13:39:48 +080060 struct pinctrl *pinctrl;
61
developer2cdaeb12022-10-04 20:25:05 +080062
63 np = of_find_compatible_node(NULL, NULL, "mediatek,2p5gphy-fw");
64 if (!np)
65 return -ENOENT;
66
67 dmb_addr = of_iomap(np, 0);
68 if (!dmb_addr)
69 return -ENOMEM;
70 pmb_addr = of_iomap(np, 1);
71 if (!pmb_addr)
72 return -ENOMEM;
73 mcucsr_base = of_iomap(np, 2);
74 if (!mcucsr_base)
75 return -ENOMEM;
76
77 ret = request_firmware(&fw, MEDAITEK_2P5GE_PHY_DMB_FW, dev);
78 if (ret) {
79 dev_err(dev, "failed to load firmware: %s, ret: %d\n",
80 MEDAITEK_2P5GE_PHY_DMB_FW, ret);
81 return ret;
82 }
83 for (i = 0; i < fw->size - 1; i += 4)
84 writel(*((uint32_t *)(fw->data + i)), dmb_addr + i);
85 release_firmware(fw);
86
87 ret = request_firmware(&fw, MEDIATEK_2P5GE_PHY_PMB_FW, dev);
88 if (ret) {
89 dev_err(dev, "failed to load firmware: %s, ret: %d\n",
90 MEDIATEK_2P5GE_PHY_PMB_FW, ret);
91 return ret;
92 }
93 for (i = 0; i < fw->size - 1; i += 4)
94 writel(*((uint32_t *)(fw->data + i)), pmb_addr + i);
95 release_firmware(fw);
96
97 reg = readw(mcucsr_base + MD32_EN_CFG);
98 writew(reg | MD32_EN, mcucsr_base + MD32_EN_CFG);
99 dev_info(dev, "Firmware loading/trigger ok.\n");
100
developer813ffc42023-05-17 13:39:48 +0800101 /* Setup LED */
102 phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_ON_CTRL,
103 MTK_PHY_LED0_POLARITY | MTK_PHY_LED0_ON_LINK10 |
104 MTK_PHY_LED0_ON_LINK100 | MTK_PHY_LED0_ON_LINK1000 |
105 MTK_PHY_LED0_ON_LINK2500);
106 phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED1_ON_CTRL,
107 MTK_PHY_LED1_ON_FDX | MTK_PHY_LED1_ON_HDX);
108
109 pinctrl = devm_pinctrl_get_select(&phydev->mdio.dev, "i2p5gbe-led");
110 if (IS_ERR(pinctrl)) {
111 dev_err(&phydev->mdio.dev, "Fail to set LED pins!\n");
112 return PTR_ERR(pinctrl);
113 }
114
developer2cdaeb12022-10-04 20:25:05 +0800115 return 0;
116}
117
developer1302b252022-12-30 19:04:55 +0800118static int mt798x_2p5ge_phy_config_aneg(struct phy_device *phydev)
119{
120 bool changed = false;
121 u32 adv;
122 int ret;
123
124 if (phydev->autoneg == AUTONEG_DISABLE) {
125 /* Configure half duplex with genphy_setup_forced,
126 * because genphy_c45_pma_setup_forced does not support.
127 */
128 return phydev->duplex != DUPLEX_FULL
129 ? genphy_setup_forced(phydev)
130 : genphy_c45_pma_setup_forced(phydev);
131 }
132
133 ret = genphy_c45_an_config_aneg(phydev);
134 if (ret < 0)
135 return ret;
136 if (ret > 0)
137 changed = true;
138
139 adv = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
140 ret = phy_modify_changed(phydev, MII_CTRL1000,
141 ADVERTISE_1000FULL | ADVERTISE_1000HALF,
142 adv);
143 if (ret < 0)
144 return ret;
145 if (ret > 0)
146 changed = true;
147
148 return genphy_c45_check_and_restart_aneg(phydev, changed);
149}
150
developer2cdaeb12022-10-04 20:25:05 +0800151static int mt798x_2p5ge_phy_get_features(struct phy_device *phydev)
152{
153 int ret;
154
155 ret = genphy_read_abilities(phydev);
156 if (ret)
157 return ret;
158
developerd4abc8c2022-10-28 10:45:36 +0800159 /* We don't support HDX at MAC layer on mt798x.
160 * So mask phy's HDX capabilities, too.
161 */
162 linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
developer2cdaeb12022-10-04 20:25:05 +0800163 phydev->supported);
164 linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
165 phydev->supported);
166 linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
167 phydev->supported);
168 linkmode_set_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
169 phydev->supported);
170 linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported);
171
172 return 0;
173}
174
developer284cd6e2022-12-15 22:19:39 +0800175static int mt798x_2p5ge_phy_read_status(struct phy_device *phydev)
176{
177 int ret;
developer284cd6e2022-12-15 22:19:39 +0800178
developere7f61612022-12-30 11:34:52 +0800179 ret = genphy_update_link(phydev);
180 if (ret)
181 return ret;
developer284cd6e2022-12-15 22:19:39 +0800182
developere7f61612022-12-30 11:34:52 +0800183 phydev->speed = SPEED_UNKNOWN;
184 phydev->duplex = DUPLEX_UNKNOWN;
185 phydev->pause = 0;
186 phydev->asym_pause = 0;
developer284cd6e2022-12-15 22:19:39 +0800187
developere7f61612022-12-30 11:34:52 +0800188 if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete) {
189 ret = genphy_c45_read_lpa(phydev);
190 if (ret < 0)
191 return ret;
192
193 /* Read the link partner's 1G advertisement */
194 ret = phy_read(phydev, MII_STAT1000);
195 if (ret < 0)
196 return ret;
197 mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, ret);
198 } else if (phydev->autoneg == AUTONEG_DISABLE) {
199 linkmode_zero(phydev->lp_advertising);
developer284cd6e2022-12-15 22:19:39 +0800200 }
201
developere7f61612022-12-30 11:34:52 +0800202 ret = phy_read(phydev, PHY_AUX_CTRL_STATUS);
203 if (ret < 0)
204 return ret;
205
developere7f61612022-12-30 11:34:52 +0800206 switch (FIELD_GET(PHY_AUX_SPEED_MASK, ret)) {
207 case PHY_AUX_SPD_10:
developer284cd6e2022-12-15 22:19:39 +0800208 phydev->speed = SPEED_10;
developere7f61612022-12-30 11:34:52 +0800209 break;
210 case PHY_AUX_SPD_100:
211 phydev->speed = SPEED_100;
212 break;
213 case PHY_AUX_SPD_1000:
214 phydev->speed = SPEED_1000;
215 break;
216 case PHY_AUX_SPD_2500:
217 phydev->speed = SPEED_2500;
developere7f61612022-12-30 11:34:52 +0800218 break;
developer284cd6e2022-12-15 22:19:39 +0800219 }
220
developer5c0c0622023-04-12 11:51:08 +0800221 ret = phy_read_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LINK_STATUS_MISC);
222 if (ret < 0)
223 return ret;
224 phydev->duplex = (ret & MTK_PHY_FDX_ENABLE) ? DUPLEX_FULL : DUPLEX_HALF;
225
developere7f61612022-12-30 11:34:52 +0800226 return 0;
developer284cd6e2022-12-15 22:19:39 +0800227}
228
developer2cdaeb12022-10-04 20:25:05 +0800229static struct phy_driver mtk_gephy_driver[] = {
230 {
231 PHY_ID_MATCH_EXACT(0x00339c11),
232 .name = "MediaTek MT798x 2.5GbE PHY",
233 .config_init = mt798x_2p5ge_phy_config_init,
developer1302b252022-12-30 19:04:55 +0800234 .config_aneg = mt798x_2p5ge_phy_config_aneg,
developer2cdaeb12022-10-04 20:25:05 +0800235 .get_features = mt798x_2p5ge_phy_get_features,
developer284cd6e2022-12-15 22:19:39 +0800236 .read_status = mt798x_2p5ge_phy_read_status,
developer2cdaeb12022-10-04 20:25:05 +0800237 //.config_intr = genphy_no_config_intr,
238 //.handle_interrupt = genphy_no_ack_interrupt,
239 //.suspend = genphy_suspend,
240 //.resume = genphy_resume,
241 },
242};
243
244module_phy_driver(mtk_gephy_driver);
245
246static struct mdio_device_id __maybe_unused mtk_2p5ge_phy_tbl[] = {
247 { PHY_ID_MATCH_VENDOR(0x00339c00) },
248 { }
249};
250
251MODULE_DESCRIPTION("MediaTek 2.5Gb Ethernet PHY driver");
252MODULE_AUTHOR("SkyLake Huang <SkyLake.Huang@mediatek.com>");
253MODULE_LICENSE("GPL");
254
255MODULE_DEVICE_TABLE(mdio, mtk_2p5ge_phy_tbl);