blob: 2d2ccf9962a697d0f967ffdeeef3dbf98ddef606 [file] [log] [blame]
developer7f190632023-03-21 18:13:05 +08001From a5c56c30acb0543550bbe6f315fc2dbfdd7cdafb Mon Sep 17 00:00:00 2001
developerf64861f2022-06-22 11:44:53 +08002From: Shayne Chen <shayne.chen@mediatek.com>
3Date: Wed, 22 Jun 2022 10:39:47 +0800
developer7f190632023-03-21 18:13:05 +08004Subject: [PATCH] mt76: mt7915: add mtk internal debug tools for mt76
developere2cc0fa2022-03-29 17:31:03 +08005
6---
developerc04f5402023-02-03 09:22:26 +08007 mt76_connac_mcu.h | 6 +
developer5ce5ea42022-08-31 14:12:29 +08008 mt7915/Makefile | 2 +-
developer7f190632023-03-21 18:13:05 +08009 mt7915/debugfs.c | 89 +-
developer5ce5ea42022-08-31 14:12:29 +080010 mt7915/mac.c | 14 +
11 mt7915/main.c | 4 +
developerc04f5402023-02-03 09:22:26 +080012 mt7915/mcu.c | 48 +-
developer5ce5ea42022-08-31 14:12:29 +080013 mt7915/mcu.h | 4 +
developereb2bd8e2023-02-09 11:16:04 +080014 mt7915/mt7915.h | 43 +
developerd75d3632023-01-05 14:31:01 +080015 mt7915/mt7915_debug.h | 1363 +++++++++++++++++++
16 mt7915/mtk_debugfs.c | 3003 +++++++++++++++++++++++++++++++++++++++++
developer5ce5ea42022-08-31 14:12:29 +080017 mt7915/mtk_mcu.c | 51 +
18 tools/fwlog.c | 44 +-
developer7f190632023-03-21 18:13:05 +080019 12 files changed, 4652 insertions(+), 19 deletions(-)
developer5ce5ea42022-08-31 14:12:29 +080020 create mode 100644 mt7915/mt7915_debug.h
21 create mode 100644 mt7915/mtk_debugfs.c
22 create mode 100644 mt7915/mtk_mcu.c
developere2cc0fa2022-03-29 17:31:03 +080023
24diff --git a/mt76_connac_mcu.h b/mt76_connac_mcu.h
developer4f0d84b2023-03-03 14:21:44 +080025index 40a99e0c..312e7b3c 100644
developere2cc0fa2022-03-29 17:31:03 +080026--- a/mt76_connac_mcu.h
27+++ b/mt76_connac_mcu.h
developer4f0d84b2023-03-03 14:21:44 +080028@@ -1148,6 +1148,7 @@ enum {
developer711759c2022-09-21 18:38:10 +080029 MCU_EXT_CMD_SET_TX_POWER_CTRL = 0x11,
30 MCU_EXT_CMD_FW_LOG_2_HOST = 0x13,
31 MCU_EXT_CMD_TXBF_ACTION = 0x1e,
32+ MCU_EXT_CMD_MEC_CTRL = 0x1f,
33 MCU_EXT_CMD_EFUSE_BUFFER_MODE = 0x21,
34 MCU_EXT_CMD_THERMAL_PROT = 0x23,
35 MCU_EXT_CMD_STA_REC_UPDATE = 0x25,
developer4f0d84b2023-03-03 14:21:44 +080036@@ -1171,6 +1172,11 @@ enum {
developere2cc0fa2022-03-29 17:31:03 +080037 MCU_EXT_CMD_TX_POWER_FEATURE_CTRL = 0x58,
38 MCU_EXT_CMD_RXDCOC_CAL = 0x59,
39 MCU_EXT_CMD_GET_MIB_INFO = 0x5a,
40+#ifdef MTK_DEBUG
developere2cc0fa2022-03-29 17:31:03 +080041+ MCU_EXT_CMD_RED_SHOW_STA = 0x69,
42+ MCU_EXT_CMD_RED_TARGET_DELAY = 0x6A,
43+ MCU_EXT_CMD_RED_TX_RPT = 0x6B,
44+#endif
45 MCU_EXT_CMD_TXDPD_CAL = 0x60,
46 MCU_EXT_CMD_CAL_CACHE = 0x67,
developerc04f5402023-02-03 09:22:26 +080047 MCU_EXT_CMD_RED_ENABLE = 0x68,
developere2cc0fa2022-03-29 17:31:03 +080048diff --git a/mt7915/Makefile b/mt7915/Makefile
developer0c8e8a12023-02-16 10:56:52 +080049index f033116c..cbcb64be 100644
developere2cc0fa2022-03-29 17:31:03 +080050--- a/mt7915/Makefile
51+++ b/mt7915/Makefile
developerc04f5402023-02-03 09:22:26 +080052@@ -4,7 +4,7 @@ EXTRA_CFLAGS += -DCONFIG_MT76_LEDS
developere2cc0fa2022-03-29 17:31:03 +080053 obj-$(CONFIG_MT7915E) += mt7915e.o
54
55 mt7915e-y := pci.o init.o dma.o eeprom.o main.o mcu.o mac.o \
56- debugfs.o mmio.o
57+ debugfs.o mmio.o mtk_debugfs.o mtk_mcu.o
58
59 mt7915e-$(CONFIG_NL80211_TESTMODE) += testmode.o
60 mt7915e-$(CONFIG_MT7986_WMAC) += soc.o
developere2cc0fa2022-03-29 17:31:03 +080061diff --git a/mt7915/debugfs.c b/mt7915/debugfs.c
developer7f190632023-03-21 18:13:05 +080062index 5a46813a..eb149104 100644
developere2cc0fa2022-03-29 17:31:03 +080063--- a/mt7915/debugfs.c
64+++ b/mt7915/debugfs.c
65@@ -8,6 +8,9 @@
66 #include "mac.h"
67
68 #define FW_BIN_LOG_MAGIC 0x44e98caf
69+#ifdef MTK_DEBUG
70+#define FW_BIN_LOG_MAGIC_V2 0x44d9c99a
71+#endif
72
73 /** global debugfs **/
74
developer356ecec2022-11-14 10:25:04 +080075@@ -504,6 +507,9 @@ mt7915_fw_debug_wm_set(void *data, u64 val)
developere2cc0fa2022-03-29 17:31:03 +080076 int ret;
77
developerbd398d52022-06-06 20:53:24 +080078 dev->fw.debug_wm = val ? MCU_FW_LOG_TO_HOST : 0;
developere2cc0fa2022-03-29 17:31:03 +080079+#ifdef MTK_DEBUG
developerbd398d52022-06-06 20:53:24 +080080+ dev->fw.debug_wm = val;
developere2cc0fa2022-03-29 17:31:03 +080081+#endif
82
developerbd398d52022-06-06 20:53:24 +080083 if (dev->fw.debug_bin)
developere2cc0fa2022-03-29 17:31:03 +080084 val = 16;
developer356ecec2022-11-14 10:25:04 +080085@@ -528,6 +534,9 @@ mt7915_fw_debug_wm_set(void *data, u64 val)
developere2cc0fa2022-03-29 17:31:03 +080086 if (ret)
developerbd398d52022-06-06 20:53:24 +080087 goto out;
developere2cc0fa2022-03-29 17:31:03 +080088 }
89+#ifdef MTK_DEBUG
90+ mt7915_mcu_fw_dbg_ctrl(dev, 68, !!val);
91+#endif
92
93 /* WM CPU info record control */
94 mt76_clear(dev, MT_CPU_UTIL_CTRL, BIT(0));
developer356ecec2022-11-14 10:25:04 +080095@@ -535,6 +544,12 @@ mt7915_fw_debug_wm_set(void *data, u64 val)
developere2cc0fa2022-03-29 17:31:03 +080096 mt76_wr(dev, MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR, BIT(5));
97 mt76_wr(dev, MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR, BIT(5));
98
99+#ifdef MTK_DEBUG
developerbd398d52022-06-06 20:53:24 +0800100+ if (dev->fw.debug_bin & BIT(3))
developere2cc0fa2022-03-29 17:31:03 +0800101+ /* use bit 7 to indicate v2 magic number */
developerbd398d52022-06-06 20:53:24 +0800102+ dev->fw.debug_wm |= BIT(7);
developere2cc0fa2022-03-29 17:31:03 +0800103+#endif
104+
developerbd398d52022-06-06 20:53:24 +0800105 out:
106 if (ret)
107 dev->fw.debug_wm = 0;
developer356ecec2022-11-14 10:25:04 +0800108@@ -547,7 +562,11 @@ mt7915_fw_debug_wm_get(void *data, u64 *val)
developere2cc0fa2022-03-29 17:31:03 +0800109 {
110 struct mt7915_dev *dev = data;
111
developerbd398d52022-06-06 20:53:24 +0800112- *val = dev->fw.debug_wm;
developere2cc0fa2022-03-29 17:31:03 +0800113+#ifdef MTK_DEBUG
developerbd398d52022-06-06 20:53:24 +0800114+ *val = dev->fw.debug_wm & ~BIT(7);
developere2cc0fa2022-03-29 17:31:03 +0800115+#else
developerbd398d52022-06-06 20:53:24 +0800116+ val = dev->fw.debug_wm;
developere2cc0fa2022-03-29 17:31:03 +0800117+#endif
118
119 return 0;
120 }
developer7f190632023-03-21 18:13:05 +0800121@@ -622,16 +641,30 @@ mt7915_fw_debug_bin_set(void *data, u64 val)
122 };
123 struct mt7915_dev *dev = data;
124
125- if (!dev->relay_fwlog)
126+ if (!dev->relay_fwlog && val) {
127 dev->relay_fwlog = relay_open("fwlog_data", dev->debugfs_dir,
128 1500, 512, &relay_cb, NULL);
129- if (!dev->relay_fwlog)
130- return -ENOMEM;
131+ if (!dev->relay_fwlog)
132+ return -ENOMEM;
133+ }
134
135 dev->fw.debug_bin = val;
developere2cc0fa2022-03-29 17:31:03 +0800136
137 relay_reset(dev->relay_fwlog);
138
139+#ifdef MTK_DEBUG
140+ dev->dbg.dump_mcu_pkt = val & BIT(4) ? true : false;
141+ dev->dbg.dump_txd = val & BIT(5) ? true : false;
142+ dev->dbg.dump_tx_pkt = val & BIT(6) ? true : false;
143+ dev->dbg.dump_rx_pkt = val & BIT(7) ? true : false;
144+ dev->dbg.dump_rx_raw = val & BIT(8) ? true : false;
developere2cc0fa2022-03-29 17:31:03 +0800145+#endif
146+
developer7f190632023-03-21 18:13:05 +0800147+ if (dev->relay_fwlog && !val) {
148+ relay_close(dev->relay_fwlog);
149+ dev->relay_fwlog = NULL;
150+ }
developerbd398d52022-06-06 20:53:24 +0800151+
152 return mt7915_fw_debug_wm_set(dev, dev->fw.debug_wm);
developere2cc0fa2022-03-29 17:31:03 +0800153 }
154
developer7f190632023-03-21 18:13:05 +0800155@@ -1257,6 +1290,11 @@ int mt7915_init_debugfs(struct mt7915_phy *phy)
developere2cc0fa2022-03-29 17:31:03 +0800156 if (!ext_phy)
157 dev->debugfs_dir = dir;
158
159+#ifdef MTK_DEBUG
160+ debugfs_create_u16("wlan_idx", 0600, dir, &dev->wlan_idx);
161+ mt7915_mtk_init_debugfs(phy, dir);
162+#endif
163+
164 return 0;
165 }
166
developer7f190632023-03-21 18:13:05 +0800167@@ -1269,6 +1307,12 @@ mt7915_debugfs_write_fwlog(struct mt7915_dev *dev, const void *hdr, int hdrlen,
168 void *dest;
169
170 spin_lock_irqsave(&lock, flags);
171+
172+ if (!dev->relay_fwlog) {
173+ spin_unlock_irqrestore(&lock, flags);
174+ return;
175+ }
176+
177 dest = relay_reserve(dev->relay_fwlog, hdrlen + len + 4);
178 if (dest) {
179 *(u32 *)dest = hdrlen + len;
180@@ -1297,17 +1341,50 @@ void mt7915_debugfs_rx_fw_monitor(struct mt7915_dev *dev, const void *data, int
developere2cc0fa2022-03-29 17:31:03 +0800181 .msg_type = cpu_to_le16(PKT_TYPE_RX_FW_MONITOR),
182 };
183
developer7f190632023-03-21 18:13:05 +0800184- if (!dev->relay_fwlog)
185- return;
developere2cc0fa2022-03-29 17:31:03 +0800186+#ifdef MTK_DEBUG
187+ struct {
188+ __le32 magic;
189+ u8 version;
190+ u8 _rsv;
191+ __le16 serial_id;
192+ __le32 timestamp;
193+ __le16 msg_type;
194+ __le16 len;
195+ } hdr2 = {
196+ .version = 0x1,
197+ .magic = cpu_to_le32(FW_BIN_LOG_MAGIC_V2),
198+ .msg_type = PKT_TYPE_RX_FW_MONITOR,
199+ };
200+#endif
developere2cc0fa2022-03-29 17:31:03 +0800201
202+#ifdef MTK_DEBUG
203+ /* old magic num */
developerbd398d52022-06-06 20:53:24 +0800204+ if (!(dev->fw.debug_wm & BIT(7))) {
developere2cc0fa2022-03-29 17:31:03 +0800205+ hdr.timestamp = mt76_rr(dev, MT_LPON_FRCR(0));
206+ hdr.len = *(__le16 *)data;
207+ mt7915_debugfs_write_fwlog(dev, &hdr, sizeof(hdr), data, len);
208+ } else {
209+ hdr2.serial_id = dev->dbg.fwlog_seq++;
210+ hdr2.timestamp = mt76_rr(dev, MT_LPON_FRCR(0));
211+ hdr2.len = *(__le16 *)data;
212+ mt7915_debugfs_write_fwlog(dev, &hdr2, sizeof(hdr2), data, len);
213+ }
214+#else
215 hdr.timestamp = cpu_to_le32(mt76_rr(dev, MT_LPON_FRCR(0)));
216 hdr.len = *(__le16 *)data;
217 mt7915_debugfs_write_fwlog(dev, &hdr, sizeof(hdr), data, len);
218+#endif
219 }
220
221 bool mt7915_debugfs_rx_log(struct mt7915_dev *dev, const void *data, int len)
222 {
223+#ifdef MTK_DEBUG
224+ if (get_unaligned_le32(data) != FW_BIN_LOG_MAGIC &&
225+ get_unaligned_le32(data) != FW_BIN_LOG_MAGIC_V2 &&
226+ get_unaligned_le32(data) != PKT_BIN_DEBUG_MAGIC)
227+#else
228 if (get_unaligned_le32(data) != FW_BIN_LOG_MAGIC)
229+#endif
230 return false;
231
232 if (dev->relay_fwlog)
233diff --git a/mt7915/mac.c b/mt7915/mac.c
developer0c8e8a12023-02-16 10:56:52 +0800234index 97ca55d2..1ba4096d 100644
developere2cc0fa2022-03-29 17:31:03 +0800235--- a/mt7915/mac.c
236+++ b/mt7915/mac.c
developerc04f5402023-02-03 09:22:26 +0800237@@ -299,6 +299,10 @@ mt7915_mac_fill_rx(struct mt7915_dev *dev, struct sk_buff *skb,
developere2cc0fa2022-03-29 17:31:03 +0800238 __le16 fc = 0;
239 int idx;
240
241+#ifdef MTK_DEBUG
242+ if (dev->dbg.dump_rx_raw)
243+ mt7915_packet_log_to_host(dev, skb->data, skb->len, PKT_BIN_DEBUG_RX_RAW, 0);
244+#endif
245 memset(status, 0, sizeof(*status));
246
developereb6a0182022-12-12 18:53:32 +0800247 if ((rxd1 & MT_RXD1_NORMAL_BAND_IDX) && !phy->mt76->band_idx) {
developerc04f5402023-02-03 09:22:26 +0800248@@ -482,6 +486,10 @@ mt7915_mac_fill_rx(struct mt7915_dev *dev, struct sk_buff *skb,
developere2cc0fa2022-03-29 17:31:03 +0800249 }
250
251 hdr_gap = (u8 *)rxd - skb->data + 2 * remove_pad;
252+#ifdef MTK_DEBUG
253+ if (dev->dbg.dump_rx_pkt)
254+ mt7915_packet_log_to_host(dev, skb->data, skb->len, PKT_BIN_DEBUG_RX, hdr_gap);
255+#endif
256 if (hdr_trans && ieee80211_has_morefrags(fc)) {
developerf64861f2022-06-22 11:44:53 +0800257 struct ieee80211_vif *vif;
258 int err;
developerc04f5402023-02-03 09:22:26 +0800259@@ -819,6 +827,12 @@ int mt7915_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
developere2cc0fa2022-03-29 17:31:03 +0800260 tx_info->buf[1].skip_unmap = true;
261 tx_info->nbuf = MT_CT_DMA_BUF_NUM;
262
263+#ifdef MTK_DEBUG
264+ if (dev->dbg.dump_txd)
265+ mt7915_packet_log_to_host(dev, txwi, MT_TXD_SIZE, PKT_BIN_DEBUG_TXD, 0);
266+ if (dev->dbg.dump_tx_pkt)
267+ mt7915_packet_log_to_host(dev, t->skb->data, t->skb->len, PKT_BIN_DEBUG_TX, 0);
268+#endif
269 return 0;
270 }
271
developerc115a812022-06-22 15:29:14 +0800272diff --git a/mt7915/main.c b/mt7915/main.c
developer0c8e8a12023-02-16 10:56:52 +0800273index 3bbccbdf..94ecded5 100644
developerc115a812022-06-22 15:29:14 +0800274--- a/mt7915/main.c
275+++ b/mt7915/main.c
developer9851a292022-12-15 17:33:43 +0800276@@ -73,7 +73,11 @@ int mt7915_run(struct ieee80211_hw *hw)
developerc115a812022-06-22 15:29:14 +0800277 if (ret)
278 goto out;
279
280+#ifdef MTK_DEBUG
281+ ret = mt7915_mcu_set_sku_en(phy, !dev->dbg.sku_disable);
282+#else
283 ret = mt7915_mcu_set_sku_en(phy, true);
284+#endif
285 if (ret)
286 goto out;
287
developere2cc0fa2022-03-29 17:31:03 +0800288diff --git a/mt7915/mcu.c b/mt7915/mcu.c
developer7f190632023-03-21 18:13:05 +0800289index dc24a475..198b623f 100644
developere2cc0fa2022-03-29 17:31:03 +0800290--- a/mt7915/mcu.c
291+++ b/mt7915/mcu.c
developer144824b2022-11-25 21:27:43 +0800292@@ -199,6 +199,11 @@ mt7915_mcu_send_message(struct mt76_dev *mdev, struct sk_buff *skb,
developerf64861f2022-06-22 11:44:53 +0800293 else
294 qid = MT_MCUQ_WM;
developere2cc0fa2022-03-29 17:31:03 +0800295
developere2cc0fa2022-03-29 17:31:03 +0800296+#ifdef MTK_DEBUG
297+ if (dev->dbg.dump_mcu_pkt)
298+ mt7915_packet_log_to_host(dev, skb->data, skb->len, PKT_BIN_DEBUG_MCU, 0);
299+#endif
developerf64861f2022-06-22 11:44:53 +0800300+
301 return mt76_tx_queue_skb_raw(dev, mdev->q_mcu[qid], skb, 0);
302 }
developere2cc0fa2022-03-29 17:31:03 +0800303
developerc04f5402023-02-03 09:22:26 +0800304@@ -2315,7 +2320,10 @@ static int mt7915_red_set_watermark(struct mt7915_dev *dev)
305 sizeof(req), false);
306 }
307
308-static int mt7915_mcu_set_red(struct mt7915_dev *dev, bool enabled)
309+#ifndef MTK_DEBUG
310+static
311+#endif
312+int mt7915_mcu_set_red(struct mt7915_dev *dev, bool enabled)
313 {
314 #define RED_DISABLE 0
315 #define RED_BY_WA_ENABLE 2
developer4f0d84b2023-03-03 14:21:44 +0800316@@ -3379,6 +3387,8 @@ int mt7915_mcu_set_sku_en(struct mt7915_phy *phy, bool enable)
developerc115a812022-06-22 15:29:14 +0800317 .sku_enable = enable,
318 };
319
320+ pr_info("%s: enable = %d\n", __func__, enable);
321+
322 return mt76_mcu_send_msg(&dev->mt76,
323 MCU_EXT_CMD(TX_POWER_FEATURE_CTRL), &req,
324 sizeof(req), true);
developer4f0d84b2023-03-03 14:21:44 +0800325@@ -3816,6 +3826,23 @@ int mt7915_mcu_twt_agrt_update(struct mt7915_dev *dev,
developere2cc0fa2022-03-29 17:31:03 +0800326 &req, sizeof(req), true);
327 }
developerb10f1382022-04-21 20:09:33 +0800328
developere2cc0fa2022-03-29 17:31:03 +0800329+#ifdef MTK_DEBUG
330+int mt7915_dbg_mcu_wa_cmd(struct mt7915_dev *dev, int cmd, u32 a1, u32 a2, u32 a3, bool wait_resp)
331+{
332+ struct {
333+ __le32 args[3];
334+ } req = {
335+ .args = {
336+ cpu_to_le32(a1),
337+ cpu_to_le32(a2),
338+ cpu_to_le32(a3),
339+ },
340+ };
341+
342+ return mt76_mcu_send_msg(&dev->mt76, cmd, &req, sizeof(req), wait_resp);
343+}
developere2cc0fa2022-03-29 17:31:03 +0800344+#endif
developerb10f1382022-04-21 20:09:33 +0800345+
346 int mt7915_mcu_rf_regval(struct mt7915_dev *dev, u32 regidx, u32 *val, bool set)
347 {
348 struct {
developer4f0d84b2023-03-03 14:21:44 +0800349@@ -3844,3 +3871,22 @@ int mt7915_mcu_rf_regval(struct mt7915_dev *dev, u32 regidx, u32 *val, bool set)
developer711759c2022-09-21 18:38:10 +0800350
351 return 0;
352 }
353+
354+#ifdef MTK_DEBUG
355+int mt7915_mcu_set_amsdu_algo(struct mt7915_dev *dev, u16 wcid, u8 enable)
356+{
357+ struct {
358+ u16 action;
359+ u8 _rsv1[2];
360+ u16 wcid;
361+ u8 enable;
362+ u8 _rsv2[5];
363+ } __packed req = {
364+ .action = cpu_to_le16(1),
365+ .wcid = cpu_to_le16(wcid),
366+ .enable = enable,
367+ };
368+
369+ return mt76_mcu_send_msg(&dev->mt76, MCU_EXT_CMD(MEC_CTRL), &req, sizeof(req), true);
370+}
371+#endif
developere2cc0fa2022-03-29 17:31:03 +0800372diff --git a/mt7915/mcu.h b/mt7915/mcu.h
developer0c8e8a12023-02-16 10:56:52 +0800373index b9ea297f..da863601 100644
developere2cc0fa2022-03-29 17:31:03 +0800374--- a/mt7915/mcu.h
375+++ b/mt7915/mcu.h
developereb6a0182022-12-12 18:53:32 +0800376@@ -278,6 +278,10 @@ enum {
developere2cc0fa2022-03-29 17:31:03 +0800377 MCU_WA_PARAM_PDMA_RX = 0x04,
378 MCU_WA_PARAM_CPU_UTIL = 0x0b,
379 MCU_WA_PARAM_RED = 0x0e,
380+#ifdef MTK_DEBUG
381+ MCU_WA_PARAM_RED_SHOW_STA = 0xf,
382+ MCU_WA_PARAM_RED_TARGET_DELAY = 0x10,
383+#endif
developerc04f5402023-02-03 09:22:26 +0800384 MCU_WA_PARAM_RED_SETTING = 0x40,
developere2cc0fa2022-03-29 17:31:03 +0800385 };
386
developere2cc0fa2022-03-29 17:31:03 +0800387diff --git a/mt7915/mt7915.h b/mt7915/mt7915.h
developer0c8e8a12023-02-16 10:56:52 +0800388index 3cbfb9b6..5fcc8ace 100644
developere2cc0fa2022-03-29 17:31:03 +0800389--- a/mt7915/mt7915.h
390+++ b/mt7915/mt7915.h
391@@ -9,6 +9,7 @@
392 #include "../mt76_connac.h"
393 #include "regs.h"
394
395+#define MTK_DEBUG 1
396 #define MT7915_MAX_INTERFACES 19
developere2cc0fa2022-03-29 17:31:03 +0800397 #define MT7915_WTBL_SIZE 288
developerf64861f2022-06-22 11:44:53 +0800398 #define MT7916_WTBL_SIZE 544
developereb2bd8e2023-02-09 11:16:04 +0800399@@ -373,6 +374,28 @@ struct mt7915_dev {
developere2cc0fa2022-03-29 17:31:03 +0800400 struct reset_control *rstc;
401 void __iomem *dcm;
402 void __iomem *sku;
403+
404+#ifdef MTK_DEBUG
405+ u16 wlan_idx;
406+ struct {
407+ u32 fixed_rate;
408+ u32 l1debugfs_reg;
409+ u32 l2debugfs_reg;
410+ u32 mac_reg;
411+ u32 fw_dbg_module;
412+ u8 fw_dbg_lv;
413+ u32 bcn_total_cnt[2];
414+ u16 fwlog_seq;
415+ bool dump_mcu_pkt;
416+ bool dump_txd;
417+ bool dump_tx_pkt;
418+ bool dump_rx_pkt;
419+ bool dump_rx_raw;
420+ u32 token_idx;
developerc115a812022-06-22 15:29:14 +0800421+ u8 sku_disable;
developere2cc0fa2022-03-29 17:31:03 +0800422+ } dbg;
423+ const struct mt7915_dbg_reg_desc *dbg_reg;
424+#endif
425 };
426
427 enum {
developereb2bd8e2023-02-09 11:16:04 +0800428@@ -651,4 +674,24 @@ void mt7915_sta_add_debugfs(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
developerc226de82022-10-03 12:24:57 +0800429 int mt7915_mmio_wed_init(struct mt7915_dev *dev, void *pdev_ptr,
430 bool pci, int *irq);
developere2cc0fa2022-03-29 17:31:03 +0800431
432+#ifdef MTK_DEBUG
433+int mt7915_mtk_init_debugfs(struct mt7915_phy *phy, struct dentry *dir);
434+int mt7915_dbg_mcu_wa_cmd(struct mt7915_dev *dev, int cmd, u32 a1, u32 a2, u32 a3, bool wait_resp);
435+int mt7915_mcu_set_red(struct mt7915_dev *dev, bool enabled);
436+void mt7915_dump_tmac_info(u8 *tmac_info);
437+int mt7915_mcu_set_txpower_level(struct mt7915_phy *phy, u8 drop_level);
438+void mt7915_packet_log_to_host(struct mt7915_dev *dev, const void *data, int len, int type, int des_len);
developer711759c2022-09-21 18:38:10 +0800439+int mt7915_mcu_set_amsdu_algo(struct mt7915_dev *dev, u16 wcid, u8 enable);
developere2cc0fa2022-03-29 17:31:03 +0800440+
441+#define PKT_BIN_DEBUG_MAGIC 0xc8763123
442+enum {
443+ PKT_BIN_DEBUG_MCU,
444+ PKT_BIN_DEBUG_TXD,
445+ PKT_BIN_DEBUG_TX,
446+ PKT_BIN_DEBUG_RX,
447+ PKT_BIN_DEBUG_RX_RAW,
448+};
449+
450+#endif
451+
452 #endif
453diff --git a/mt7915/mt7915_debug.h b/mt7915/mt7915_debug.h
454new file mode 100644
developer0c8e8a12023-02-16 10:56:52 +0800455index 00000000..ca553dca
developere2cc0fa2022-03-29 17:31:03 +0800456--- /dev/null
457+++ b/mt7915/mt7915_debug.h
developerd75d3632023-01-05 14:31:01 +0800458@@ -0,0 +1,1363 @@
developere2cc0fa2022-03-29 17:31:03 +0800459+#ifndef __MT7915_DEBUG_H
460+#define __MT7915_DEBUG_H
461+
462+#ifdef MTK_DEBUG
463+
464+#define DBG_INVALID_BASE 0xffffffff
465+#define DBG_INVALID_OFFSET 0x0
466+
467+struct __dbg_map {
468+ u32 phys;
469+ u32 maps;
470+ u32 size;
471+};
472+
473+struct __dbg_reg {
474+ u32 base;
475+ u32 offs;
476+};
477+
478+struct __dbg_mask {
479+ u32 end;
480+ u32 start;
481+};
482+
483+enum dbg_base_rev {
484+ MT_DBG_WFDMA0_BASE,
485+ MT_DBG_WFDMA1_BASE,
486+ MT_DBG_WFDMA0_PCIE1_BASE,
487+ MT_DBG_WFDMA1_PCIE1_BASE,
488+ MT_DBG_WFDMA_EXT_CSR_BASE,
489+ MT_DBG_SWDEF_BASE,
490+ __MT_DBG_BASE_REV_MAX,
491+};
492+
493+enum dbg_reg_rev {
494+ DBG_INT_SOURCE_CSR,
495+ DBG_INT_MASK_CSR,
496+ DBG_INT1_SOURCE_CSR,
497+ DBG_INT1_MASK_CSR,
498+ DBG_TX_RING_BASE,
499+ DBG_RX_EVENT_RING_BASE,
500+ DBG_RX_STS_RING_BASE,
501+ DBG_RX_DATA_RING_BASE,
502+ DBG_DMA_ICSC_FR0,
503+ DBG_DMA_ICSC_FR1,
504+ DBG_TMAC_ICSCR0,
505+ DBG_RMAC_RXICSRPT,
506+ DBG_MIB_M0SDR0,
507+ DBG_MIB_M0SDR3,
508+ DBG_MIB_M0SDR4,
509+ DBG_MIB_M0SDR5,
510+ DBG_MIB_M0SDR7,
511+ DBG_MIB_M0SDR8,
512+ DBG_MIB_M0SDR9,
513+ DBG_MIB_M0SDR10,
514+ DBG_MIB_M0SDR11,
515+ DBG_MIB_M0SDR12,
516+ DBG_MIB_M0SDR14,
517+ DBG_MIB_M0SDR15,
518+ DBG_MIB_M0SDR16,
519+ DBG_MIB_M0SDR17,
520+ DBG_MIB_M0SDR18,
521+ DBG_MIB_M0SDR19,
522+ DBG_MIB_M0SDR20,
523+ DBG_MIB_M0SDR21,
524+ DBG_MIB_M0SDR22,
525+ DBG_MIB_M0SDR23,
526+ DBG_MIB_M0DR0,
527+ DBG_MIB_M0DR1,
528+ DBG_MIB_MUBF,
529+ DBG_MIB_M0DR6,
530+ DBG_MIB_M0DR7,
531+ DBG_MIB_M0DR8,
532+ DBG_MIB_M0DR9,
533+ DBG_MIB_M0DR10,
534+ DBG_MIB_M0DR11,
535+ DBG_MIB_M0DR12,
536+ DBG_WTBLON_WDUCR,
537+ DBG_UWTBL_WDUCR,
538+ DBG_PLE_DRR_TABLE_CTRL,
539+ DBG_PLE_DRR_TABLE_RDATA,
540+ DBG_PLE_PBUF_CTRL,
541+ DBG_PLE_QUEUE_EMPTY,
542+ DBG_PLE_FREEPG_CNT,
543+ DBG_PLE_FREEPG_HEAD_TAIL,
544+ DBG_PLE_PG_HIF_GROUP,
545+ DBG_PLE_HIF_PG_INFO,
546+ DBG_PLE_PG_HIF_TXCMD_GROUP,
547+ DBG_PLE_HIF_TXCMD_PG_INFO,
548+ DBG_PLE_PG_CPU_GROUP,
549+ DBG_PLE_CPU_PG_INFO,
550+ DBG_PLE_FL_QUE_CTRL,
551+ DBG_PLE_NATIVE_TXCMD_Q_EMPTY,
552+ DBG_PLE_TXCMD_Q_EMPTY,
553+ DBG_PLE_AC_QEMPTY,
554+ DBG_PLE_AC_OFFSET,
555+ DBG_PLE_STATION_PAUSE,
556+ DBG_PLE_DIS_STA_MAP,
557+ DBG_PSE_PBUF_CTRL,
558+ DBG_PSE_FREEPG_CNT,
559+ DBG_PSE_FREEPG_HEAD_TAIL,
560+ DBG_PSE_HIF0_PG_INFO,
561+ DBG_PSE_PG_HIF1_GROUP,
562+ DBG_PSE_HIF1_PG_INFO,
563+ DBG_PSE_PG_CPU_GROUP,
564+ DBG_PSE_CPU_PG_INFO,
565+ DBG_PSE_PG_PLE_GROUP,
566+ DBG_PSE_PLE_PG_INFO,
567+ DBG_PSE_PG_LMAC0_GROUP,
568+ DBG_PSE_LMAC0_PG_INFO,
569+ DBG_PSE_PG_LMAC1_GROUP,
570+ DBG_PSE_LMAC1_PG_INFO,
571+ DBG_PSE_PG_LMAC2_GROUP,
572+ DBG_PSE_LMAC2_PG_INFO,
573+ DBG_PSE_PG_LMAC3_GROUP,
574+ DBG_PSE_LMAC3_PG_INFO,
575+ DBG_PSE_PG_MDP_GROUP,
576+ DBG_PSE_MDP_PG_INFO,
577+ DBG_PSE_PG_PLE1_GROUP,
578+ DBG_PSE_PLE1_PG_INFO,
579+ DBG_AGG_AALCR0,
580+ DBG_AGG_AALCR1,
581+ DBG_AGG_AALCR2,
582+ DBG_AGG_AALCR3,
583+ DBG_AGG_AALCR4,
584+ DBG_AGG_B0BRR0,
585+ DBG_AGG_B1BRR0,
586+ DBG_AGG_B2BRR0,
587+ DBG_AGG_B3BRR0,
588+ DBG_AGG_AWSCR0,
589+ DBG_AGG_PCR0,
590+ DBG_AGG_TTCR0,
591+ DBG_MIB_M0ARNG0,
592+ DBG_MIB_M0DR2,
593+ DBG_MIB_M0DR13,
developerd75d3632023-01-05 14:31:01 +0800594+ DBG_WFDMA_WED_TX_CTRL,
595+ DBG_WFDMA_WED_RX_CTRL,
developere2cc0fa2022-03-29 17:31:03 +0800596+ __MT_DBG_REG_REV_MAX,
597+};
598+
599+enum dbg_mask_rev {
600+ DBG_MIB_M0SDR10_RX_MDRDY_COUNT,
601+ DBG_MIB_M0SDR14_AMPDU,
602+ DBG_MIB_M0SDR15_AMPDU_ACKED,
603+ DBG_MIB_RX_FCS_ERROR_COUNT,
604+ __MT_DBG_MASK_REV_MAX,
605+};
606+
607+enum dbg_bit_rev {
608+ __MT_DBG_BIT_REV_MAX,
609+};
610+
611+static const u32 mt7915_dbg_base[] = {
612+ [MT_DBG_WFDMA0_BASE] = 0xd4000,
613+ [MT_DBG_WFDMA1_BASE] = 0xd5000,
614+ [MT_DBG_WFDMA0_PCIE1_BASE] = 0xd8000,
615+ [MT_DBG_WFDMA1_PCIE1_BASE] = 0xd9000,
616+ [MT_DBG_WFDMA_EXT_CSR_BASE] = 0xd7000,
617+ [MT_DBG_SWDEF_BASE] = 0x41f200,
618+};
619+
620+static const u32 mt7916_dbg_base[] = {
621+ [MT_DBG_WFDMA0_BASE] = 0xd4000,
622+ [MT_DBG_WFDMA1_BASE] = 0xd5000,
623+ [MT_DBG_WFDMA0_PCIE1_BASE] = 0xd8000,
624+ [MT_DBG_WFDMA1_PCIE1_BASE] = 0xd9000,
625+ [MT_DBG_WFDMA_EXT_CSR_BASE] = 0xd7000,
626+ [MT_DBG_SWDEF_BASE] = 0x411400,
627+};
628+
629+static const u32 mt7986_dbg_base[] = {
630+ [MT_DBG_WFDMA0_BASE] = 0x24000,
631+ [MT_DBG_WFDMA1_BASE] = 0x25000,
632+ [MT_DBG_WFDMA0_PCIE1_BASE] = 0x28000,
633+ [MT_DBG_WFDMA1_PCIE1_BASE] = 0x29000,
634+ [MT_DBG_WFDMA_EXT_CSR_BASE] = 0x27000,
635+ [MT_DBG_SWDEF_BASE] = 0x411400,
636+};
637+
638+/* mt7915 regs with different base and offset */
639+static const struct __dbg_reg mt7915_dbg_reg[] = {
developerd75d3632023-01-05 14:31:01 +0800640+ [DBG_WFDMA_WED_TX_CTRL] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x300 },
641+ [DBG_WFDMA_WED_RX_CTRL] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x400 },
developere2cc0fa2022-03-29 17:31:03 +0800642+ [DBG_INT_SOURCE_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x10 },
643+ [DBG_INT_MASK_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x14 },
644+ [DBG_INT1_SOURCE_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x88 },
645+ [DBG_INT1_MASK_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x8c },
646+ [DBG_TX_RING_BASE] = { MT_DBG_WFDMA1_BASE, 0x400 },
647+ [DBG_RX_EVENT_RING_BASE] = { MT_DBG_WFDMA1_BASE, 0x500 },
648+ [DBG_RX_STS_RING_BASE] = { MT_DBG_WFDMA1_BASE, 0x510 },
649+ [DBG_RX_DATA_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x500 },
650+ [DBG_DMA_ICSC_FR0] = { DBG_INVALID_BASE, 0x0f0 },
651+ [DBG_DMA_ICSC_FR1] = { DBG_INVALID_BASE, 0x0f4 },
652+ [DBG_TMAC_ICSCR0] = { DBG_INVALID_BASE, 0x200 },
653+ [DBG_RMAC_RXICSRPT] = { DBG_INVALID_BASE, 0x618},
654+ [DBG_MIB_M0SDR0] = { DBG_INVALID_BASE, 0x010},
655+ [DBG_MIB_M0SDR3] = { DBG_INVALID_BASE, 0x014},
656+ [DBG_MIB_M0SDR4] = { DBG_INVALID_BASE, 0x018},
657+ [DBG_MIB_M0SDR5] = { DBG_INVALID_BASE, 0x01c},
658+ [DBG_MIB_M0SDR7] = { DBG_INVALID_BASE, 0x024},
659+ [DBG_MIB_M0SDR8] = { DBG_INVALID_BASE, 0x028},
660+ [DBG_MIB_M0SDR9] = { DBG_INVALID_BASE, 0x02C},
661+ [DBG_MIB_M0SDR10] = { DBG_INVALID_BASE, 0x030},
662+ [DBG_MIB_M0SDR11] = { DBG_INVALID_BASE, 0x034},
663+ [DBG_MIB_M0SDR12] = { DBG_INVALID_BASE, 0x038},
664+ [DBG_MIB_M0SDR14] = { DBG_INVALID_BASE, 0x040},
665+ [DBG_MIB_M0SDR15] = { DBG_INVALID_BASE, 0x044},
666+ [DBG_MIB_M0SDR16] = { DBG_INVALID_BASE, 0x048},
667+ [DBG_MIB_M0SDR17] = { DBG_INVALID_BASE, 0x04c},
668+ [DBG_MIB_M0SDR18] = { DBG_INVALID_BASE, 0x050},
669+ [DBG_MIB_M0SDR19] = { DBG_INVALID_BASE, 0x054},
670+ [DBG_MIB_M0SDR20] = { DBG_INVALID_BASE, 0x058},
671+ [DBG_MIB_M0SDR21] = { DBG_INVALID_BASE, 0x05c},
672+ [DBG_MIB_M0SDR22] = { DBG_INVALID_BASE, 0x060},
673+ [DBG_MIB_M0SDR23] = { DBG_INVALID_BASE, 0x064},
674+ [DBG_MIB_M0DR0] = { DBG_INVALID_BASE, 0x0a0},
675+ [DBG_MIB_M0DR1] = { DBG_INVALID_BASE, 0x0a4},
676+ [DBG_MIB_MUBF] = { DBG_INVALID_BASE, 0x090},
677+ [DBG_MIB_M0DR6] = { DBG_INVALID_BASE, 0x0b8},
678+ [DBG_MIB_M0DR7] = { DBG_INVALID_BASE, 0x0bc},
679+ [DBG_MIB_M0DR8] = { DBG_INVALID_BASE, 0x0c0},
680+ [DBG_MIB_M0DR9] = { DBG_INVALID_BASE, 0x0c4},
681+ [DBG_MIB_M0DR10] = { DBG_INVALID_BASE, 0x0c8},
682+ [DBG_MIB_M0DR11] = { DBG_INVALID_BASE, 0x0cc},
683+ [DBG_MIB_M0DR12] = { DBG_INVALID_BASE, 0x160},
684+ [DBG_WTBLON_WDUCR] = { DBG_INVALID_BASE, 0x0},
685+ [DBG_UWTBL_WDUCR] = { DBG_INVALID_BASE, 0x0},
686+ [DBG_PLE_DRR_TABLE_CTRL] = { DBG_INVALID_BASE, 0x388},
687+ [DBG_PLE_DRR_TABLE_RDATA] = { DBG_INVALID_BASE, 0x350},
688+ [DBG_PLE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x014},
689+ [DBG_PLE_QUEUE_EMPTY] = { DBG_INVALID_BASE, 0x0b0},
690+ [DBG_PLE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x100},
691+ [DBG_PLE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x104},
692+ [DBG_PLE_PG_HIF_GROUP] = { DBG_INVALID_BASE, 0x110},
693+ [DBG_PLE_HIF_PG_INFO] = { DBG_INVALID_BASE, 0x114},
694+ [DBG_PLE_PG_HIF_TXCMD_GROUP] = { DBG_INVALID_BASE, 0x120},
695+ [DBG_PLE_HIF_TXCMD_PG_INFO] = { DBG_INVALID_BASE, 0x124},
696+ [DBG_PLE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x150},
697+ [DBG_PLE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x154},
698+ [DBG_PLE_FL_QUE_CTRL] = { DBG_INVALID_BASE, 0x1b0},
699+ [DBG_PLE_NATIVE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x22c},
700+ [DBG_PLE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x230},
701+ [DBG_PLE_AC_QEMPTY] = { DBG_INVALID_BASE, 0x500},
702+ [DBG_PLE_AC_OFFSET] = { DBG_INVALID_BASE, 0x040},
703+ [DBG_PLE_STATION_PAUSE] = { DBG_INVALID_BASE, 0x400},
704+ [DBG_PLE_DIS_STA_MAP] = { DBG_INVALID_BASE, 0x440},
developer94dd8d72022-05-04 17:14:16 +0800705+ [DBG_PSE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x014},
developere2cc0fa2022-03-29 17:31:03 +0800706+ [DBG_PSE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x100},
707+ [DBG_PSE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x104},
708+ [DBG_PSE_HIF0_PG_INFO] = { DBG_INVALID_BASE, 0x114},
709+ [DBG_PSE_PG_HIF1_GROUP] = { DBG_INVALID_BASE, 0x118},
710+ [DBG_PSE_HIF1_PG_INFO] = { DBG_INVALID_BASE, 0x11c},
711+ [DBG_PSE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x150},
712+ [DBG_PSE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x154},
713+ [DBG_PSE_PG_PLE_GROUP] = { DBG_INVALID_BASE, 0x160},
714+ [DBG_PSE_PLE_PG_INFO] = { DBG_INVALID_BASE, 0x164},
715+ [DBG_PSE_PG_LMAC0_GROUP] = { DBG_INVALID_BASE, 0x170},
716+ [DBG_PSE_LMAC0_PG_INFO] = { DBG_INVALID_BASE, 0x174},
717+ [DBG_PSE_PG_LMAC1_GROUP] = { DBG_INVALID_BASE, 0x178},
718+ [DBG_PSE_LMAC1_PG_INFO] = { DBG_INVALID_BASE, 0x17c},
719+ [DBG_PSE_PG_LMAC2_GROUP] = { DBG_INVALID_BASE, 0x180},
720+ [DBG_PSE_LMAC2_PG_INFO] = { DBG_INVALID_BASE, 0x184},
721+ [DBG_PSE_PG_LMAC3_GROUP] = { DBG_INVALID_BASE, 0x188},
722+ [DBG_PSE_LMAC3_PG_INFO] = { DBG_INVALID_BASE, 0x18c},
723+ [DBG_PSE_PG_MDP_GROUP] = { DBG_INVALID_BASE, 0x198},
724+ [DBG_PSE_MDP_PG_INFO] = { DBG_INVALID_BASE, 0x19c},
725+ [DBG_PSE_PG_PLE1_GROUP] = { DBG_INVALID_BASE, 0x168},
726+ [DBG_PSE_PLE1_PG_INFO] = { DBG_INVALID_BASE, 0x16c},
727+ [DBG_AGG_AALCR0] = { DBG_INVALID_BASE, 0x048},
728+ [DBG_AGG_AALCR1] = { DBG_INVALID_BASE, 0x04c},
729+ [DBG_AGG_AALCR2] = { DBG_INVALID_BASE, 0x050},
730+ [DBG_AGG_AALCR3] = { DBG_INVALID_BASE, 0x054},
731+ [DBG_AGG_AALCR4] = { DBG_INVALID_BASE, 0x058},
732+ [DBG_AGG_B0BRR0] = { DBG_INVALID_BASE, 0x100},
733+ [DBG_AGG_B1BRR0] = { DBG_INVALID_BASE, 0x104},
734+ [DBG_AGG_B2BRR0] = { DBG_INVALID_BASE, 0x108},
735+ [DBG_AGG_B3BRR0] = { DBG_INVALID_BASE, 0x10c},
736+ [DBG_AGG_AWSCR0] = { DBG_INVALID_BASE, 0x030},
737+ [DBG_AGG_PCR0] = { DBG_INVALID_BASE, 0x040},
738+ [DBG_AGG_TTCR0] = { DBG_INVALID_BASE, 0x04c},
739+ [DBG_MIB_M0ARNG0] = { DBG_INVALID_BASE, 0x4b8},
740+ [DBG_MIB_M0DR2] = { DBG_INVALID_BASE, 0x0a8},
741+ [DBG_MIB_M0DR13] = { DBG_INVALID_BASE, 0x164},
742+};
743+
744+/* mt7986/mt7916 regs with different base and offset */
745+static const struct __dbg_reg mt7916_dbg_reg[] = {
developerd75d3632023-01-05 14:31:01 +0800746+ [DBG_WFDMA_WED_TX_CTRL] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x300 },
747+ [DBG_WFDMA_WED_RX_CTRL] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x400 },
developere2cc0fa2022-03-29 17:31:03 +0800748+ [DBG_INT_SOURCE_CSR] = { MT_DBG_WFDMA0_BASE, 0x200 },
749+ [DBG_INT_MASK_CSR] = { MT_DBG_WFDMA0_BASE, 0x204 },
750+ [DBG_INT1_SOURCE_CSR] = { MT_DBG_WFDMA0_PCIE1_BASE, 0x200 },
751+ [DBG_INT1_MASK_CSR] = { MT_DBG_WFDMA0_PCIE1_BASE, 0x204 },
752+ [DBG_TX_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x400 },
753+ [DBG_RX_EVENT_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x500 },
754+ [DBG_RX_STS_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x520 },
755+ [DBG_RX_DATA_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x540 },
756+ [DBG_DMA_ICSC_FR0] = { DBG_INVALID_BASE, 0x05c },
757+ [DBG_DMA_ICSC_FR1] = { DBG_INVALID_BASE, 0x060 },
758+ [DBG_TMAC_ICSCR0] = { DBG_INVALID_BASE, 0x120 },
759+ [DBG_RMAC_RXICSRPT] = { DBG_INVALID_BASE, 0xd0 },
760+ [DBG_MIB_M0SDR0] = { DBG_INVALID_BASE, 0x7d8},
761+ [DBG_MIB_M0SDR3] = { DBG_INVALID_BASE, 0x698},
762+ [DBG_MIB_M0SDR4] = { DBG_INVALID_BASE, 0x788},
763+ [DBG_MIB_M0SDR5] = { DBG_INVALID_BASE, 0x780},
764+ [DBG_MIB_M0SDR7] = { DBG_INVALID_BASE, 0x5a8},
765+ [DBG_MIB_M0SDR8] = { DBG_INVALID_BASE, 0x78c},
766+ [DBG_MIB_M0SDR9] = { DBG_INVALID_BASE, 0x024},
767+ [DBG_MIB_M0SDR10] = { DBG_INVALID_BASE, 0x76c},
768+ [DBG_MIB_M0SDR11] = { DBG_INVALID_BASE, 0x790},
769+ [DBG_MIB_M0SDR12] = { DBG_INVALID_BASE, 0x558},
770+ [DBG_MIB_M0SDR14] = { DBG_INVALID_BASE, 0x564},
771+ [DBG_MIB_M0SDR15] = { DBG_INVALID_BASE, 0x564},
772+ [DBG_MIB_M0SDR16] = { DBG_INVALID_BASE, 0x7fc},
773+ [DBG_MIB_M0SDR17] = { DBG_INVALID_BASE, 0x800},
774+ [DBG_MIB_M0SDR18] = { DBG_INVALID_BASE, 0x030},
775+ [DBG_MIB_M0SDR19] = { DBG_INVALID_BASE, 0x5ac},
776+ [DBG_MIB_M0SDR20] = { DBG_INVALID_BASE, 0x5b0},
777+ [DBG_MIB_M0SDR21] = { DBG_INVALID_BASE, 0x5b4},
778+ [DBG_MIB_M0SDR22] = { DBG_INVALID_BASE, 0x770},
779+ [DBG_MIB_M0SDR23] = { DBG_INVALID_BASE, 0x774},
780+ [DBG_MIB_M0DR0] = { DBG_INVALID_BASE, 0x594},
781+ [DBG_MIB_M0DR1] = { DBG_INVALID_BASE, 0x598},
782+ [DBG_MIB_MUBF] = { DBG_INVALID_BASE, 0x7ac},
783+ [DBG_MIB_M0DR6] = { DBG_INVALID_BASE, 0x658},
784+ [DBG_MIB_M0DR7] = { DBG_INVALID_BASE, 0x65c},
785+ [DBG_MIB_M0DR8] = { DBG_INVALID_BASE, 0x56c},
786+ [DBG_MIB_M0DR9] = { DBG_INVALID_BASE, 0x570},
787+ [DBG_MIB_M0DR10] = { DBG_INVALID_BASE, 0x578},
788+ [DBG_MIB_M0DR11] = { DBG_INVALID_BASE, 0x574},
789+ [DBG_MIB_M0DR12] = { DBG_INVALID_BASE, 0x654},
790+ [DBG_WTBLON_WDUCR] = { DBG_INVALID_BASE, 0x200},
791+ [DBG_UWTBL_WDUCR] = { DBG_INVALID_BASE, 0x094},
792+ [DBG_PLE_DRR_TABLE_CTRL] = { DBG_INVALID_BASE, 0x490},
793+ [DBG_PLE_DRR_TABLE_RDATA] = { DBG_INVALID_BASE, 0x470},
794+ [DBG_PLE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x004},
795+ [DBG_PLE_QUEUE_EMPTY] = { DBG_INVALID_BASE, 0x360},
796+ [DBG_PLE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x380},
797+ [DBG_PLE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x384},
798+ [DBG_PLE_PG_HIF_GROUP] = { DBG_INVALID_BASE, 0x00c},
799+ [DBG_PLE_HIF_PG_INFO] = { DBG_INVALID_BASE, 0x388},
800+ [DBG_PLE_PG_HIF_TXCMD_GROUP] = { DBG_INVALID_BASE, 0x014},
801+ [DBG_PLE_HIF_TXCMD_PG_INFO] = { DBG_INVALID_BASE, 0x390},
802+ [DBG_PLE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x018},
803+ [DBG_PLE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x394},
804+ [DBG_PLE_FL_QUE_CTRL] = { DBG_INVALID_BASE, 0x3e0},
805+ [DBG_PLE_NATIVE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x370},
developer68e1eb22022-05-09 17:02:12 +0800806+ [DBG_PLE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x36c},
developere2cc0fa2022-03-29 17:31:03 +0800807+ [DBG_PLE_AC_QEMPTY] = { DBG_INVALID_BASE, 0x600},
808+ [DBG_PLE_AC_OFFSET] = { DBG_INVALID_BASE, 0x080},
809+ [DBG_PLE_STATION_PAUSE] = { DBG_INVALID_BASE, 0x100},
810+ [DBG_PLE_DIS_STA_MAP] = { DBG_INVALID_BASE, 0x180},
811+ [DBG_PSE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x004},
812+ [DBG_PSE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x380},
813+ [DBG_PSE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x384},
814+ [DBG_PSE_HIF0_PG_INFO] = { DBG_INVALID_BASE, 0x150},
815+ [DBG_PSE_PG_HIF1_GROUP] = { DBG_INVALID_BASE, 0x154},
816+ [DBG_PSE_HIF1_PG_INFO] = { DBG_INVALID_BASE, 0x160},
817+ [DBG_PSE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x118},
818+ [DBG_PSE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x158},
819+ [DBG_PSE_PG_PLE_GROUP] = { DBG_INVALID_BASE, 0x11c},
820+ [DBG_PSE_PLE_PG_INFO] = { DBG_INVALID_BASE, 0x15c},
821+ [DBG_PSE_PG_LMAC0_GROUP] = { DBG_INVALID_BASE, 0x124},
822+ [DBG_PSE_LMAC0_PG_INFO] = { DBG_INVALID_BASE, 0x164},
823+ [DBG_PSE_PG_LMAC1_GROUP] = { DBG_INVALID_BASE, 0x128},
824+ [DBG_PSE_LMAC1_PG_INFO] = { DBG_INVALID_BASE, 0x168},
825+ [DBG_PSE_PG_LMAC2_GROUP] = { DBG_INVALID_BASE, 0x12c},
826+ [DBG_PSE_LMAC2_PG_INFO] = { DBG_INVALID_BASE, 0x16c},
827+ [DBG_PSE_PG_LMAC3_GROUP] = { DBG_INVALID_BASE, 0x130},
828+ [DBG_PSE_LMAC3_PG_INFO] = { DBG_INVALID_BASE, 0x17c},
829+ [DBG_PSE_PG_MDP_GROUP] = { DBG_INVALID_BASE, 0x134},
830+ [DBG_PSE_MDP_PG_INFO] = { DBG_INVALID_BASE, 0x174},
831+ [DBG_PSE_PG_PLE1_GROUP] = { DBG_INVALID_BASE, 0x120},
832+ [DBG_PSE_PLE1_PG_INFO] = { DBG_INVALID_BASE, 0x160},
833+ [DBG_AGG_AALCR0] = { DBG_INVALID_BASE, 0x028},
834+ [DBG_AGG_AALCR1] = { DBG_INVALID_BASE, 0x144},
835+ [DBG_AGG_AALCR2] = { DBG_INVALID_BASE, 0x14c},
836+ [DBG_AGG_AALCR3] = { DBG_INVALID_BASE, 0x154},
837+ [DBG_AGG_AALCR4] = { DBG_INVALID_BASE, 0x02c},
838+ [DBG_AGG_B0BRR0] = { DBG_INVALID_BASE, 0x08c},
839+ [DBG_AGG_B1BRR0] = { DBG_INVALID_BASE, 0x148},
840+ [DBG_AGG_B2BRR0] = { DBG_INVALID_BASE, 0x150},
841+ [DBG_AGG_B3BRR0] = { DBG_INVALID_BASE, 0x158},
842+ [DBG_AGG_AWSCR0] = { DBG_INVALID_BASE, 0x05c},
843+ [DBG_AGG_PCR0] = { DBG_INVALID_BASE, 0x06c},
844+ [DBG_AGG_TTCR0] = { DBG_INVALID_BASE, 0x07c},
845+ [DBG_MIB_M0ARNG0] = { DBG_INVALID_BASE, 0x0b0},
846+ [DBG_MIB_M0DR2] = { DBG_INVALID_BASE, 0x7dc},
847+ [DBG_MIB_M0DR13] = { DBG_INVALID_BASE, 0x7ec},
848+};
849+
850+static const struct __dbg_mask mt7915_dbg_mask[] = {
851+ [DBG_MIB_M0SDR10_RX_MDRDY_COUNT]= {25, 0},
852+ [DBG_MIB_M0SDR14_AMPDU] = {23, 0},
853+ [DBG_MIB_M0SDR15_AMPDU_ACKED] = {23, 0},
854+ [DBG_MIB_RX_FCS_ERROR_COUNT] = {15, 0},
855+};
856+
857+static const struct __dbg_mask mt7916_dbg_mask[] = {
858+ [DBG_MIB_M0SDR10_RX_MDRDY_COUNT]= {31, 0},
859+ [DBG_MIB_M0SDR14_AMPDU] = {31, 0},
860+ [DBG_MIB_M0SDR15_AMPDU_ACKED] = {31, 0},
861+ [DBG_MIB_RX_FCS_ERROR_COUNT] = {31, 16},
862+};
863+
864+/* used to differentiate between generations */
865+struct mt7915_dbg_reg_desc {
866+ const u32 id;
867+ const u32 *base_rev;
868+ const struct __dbg_reg *reg_rev;
869+ const struct __dbg_mask *mask_rev;
870+};
871+
872+static const struct mt7915_dbg_reg_desc dbg_reg_s[] = {
873+ { 0x7915,
874+ mt7915_dbg_base,
875+ mt7915_dbg_reg,
876+ mt7915_dbg_mask
877+ },
878+ { 0x7906,
879+ mt7916_dbg_base,
880+ mt7916_dbg_reg,
881+ mt7916_dbg_mask
882+ },
883+ { 0x7986,
884+ mt7986_dbg_base,
885+ mt7916_dbg_reg,
886+ mt7916_dbg_mask
887+ },
888+};
889+
890+struct bin_debug_hdr {
891+ __le32 magic_num;
892+ __le16 serial_id;
893+ __le16 msg_type;
894+ __le16 len;
895+ __le16 des_len; /* descriptor len for rxd */
896+} __packed;
897+
898+#define __DBG_REG_MAP(_dev, id, ofs) ((_dev)->dbg_reg->base_rev[(id)] + (ofs))
899+#define __DBG_REG_BASE(_dev, id) ((_dev)->dbg_reg->reg_rev[(id)].base)
900+#define __DBG_REG_OFFS(_dev, id) ((_dev)->dbg_reg->reg_rev[(id)].offs)
901+
902+#define __DBG_MASK(_dev, id) GENMASK((_dev)->dbg_reg->mask_rev[(id)].end, \
903+ (_dev)->dbg_reg->mask_rev[(id)].start)
904+#define __DBG_REG(_dev, id) __DBG_REG_MAP((_dev), __DBG_REG_BASE((_dev), (id)), \
905+ __DBG_REG_OFFS((_dev), (id)))
906+
907+#define __DBG_FIELD_GET(id, _reg) (((_reg) & __DBG_MASK(dev, (id))) >> \
908+ dev->dbg_reg->mask_rev[(id)].start)
909+#define __DBG_FIELD_PREP(id, _reg) (((_reg) << dev->dbg_reg->mask_rev[(id)].start) & \
910+ __DBG_MASK(dev, (id)))
911+
912+
913+#define MT_DBG_TX_RING_BASE __DBG_REG(dev, DBG_TX_RING_BASE)
914+#define MT_DBG_RX_EVENT_RING_BASE __DBG_REG(dev, DBG_RX_EVENT_RING_BASE)
915+#define MT_DBG_RX_STS_RING_BASE __DBG_REG(dev, DBG_RX_STS_RING_BASE)
916+#define MT_DBG_RX_DATA_RING_BASE __DBG_REG(dev, DBG_RX_DATA_RING_BASE)
developerd75d3632023-01-05 14:31:01 +0800917+#define MT_DBG_WFDMA_WED_TX_CTRL_BASE __DBG_REG(dev, DBG_WFDMA_WED_TX_CTRL)
918+#define MT_DBG_WFDMA_WED_RX_CTRL_BASE __DBG_REG(dev, DBG_WFDMA_WED_RX_CTRL)
developere2cc0fa2022-03-29 17:31:03 +0800919+
920+#define MT_DBG_TX_RING_CTRL(n) (MT_DBG_TX_RING_BASE + (0x10 * (n)))
921+#define MT_DBG_RX_DATA_RING_CTRL(n) (MT_DBG_RX_DATA_RING_BASE + (0x10 * (n)))
922+#define MT_DBG_RX_EVENT_RING_CTRL(n) (MT_DBG_RX_EVENT_RING_BASE + (0x10 * (n)))
923+
developerd75d3632023-01-05 14:31:01 +0800924+#define MT_DBG_WFDMA_WED_TX_CTRL(n) (MT_DBG_WFDMA_WED_TX_CTRL_BASE + (0x10 * (n)))
925+#define MT_DBG_WFDMA_WED_RX_CTRL(n) (MT_DBG_WFDMA_WED_RX_CTRL_BASE + (0x10 * (n)))
developere2cc0fa2022-03-29 17:31:03 +0800926+/* WFDMA COMMON */
927+#define MT_DBG_INT_SOURCE_CSR __DBG_REG(dev, DBG_INT_SOURCE_CSR)
928+#define MT_DBG_INT_MASK_CSR __DBG_REG(dev, DBG_INT_MASK_CSR)
929+#define MT_DBG_INT1_SOURCE_CSR __DBG_REG(dev, DBG_INT1_SOURCE_CSR)
930+#define MT_DBG_INT1_MASK_CSR __DBG_REG(dev, DBG_INT1_MASK_CSR)
931+
932+/* WFDMA0 */
933+#define MT_DBG_WFDMA0(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA0_BASE, (_ofs))
934+
935+#define MT_DBG_WFDMA0_INT_SOURCE_CSR MT_DBG_WFDMA0(0x200)
936+#define MT_DBG_WFDMA0_INT_MASK_CSR MT_DBG_WFDMA0(0x204)
937+
938+#define MT_DBG_WFDMA0_GLO_CFG MT_DBG_WFDMA0(0x208)
939+#define MT_DBG_WFDMA0_GLO_CFG_TX_DMA_EN BIT(0)
940+#define MT_DBG_WFDMA0_GLO_CFG_RX_DMA_EN BIT(2)
941+#define MT_DBG_WFDMA0_GLO_CFG_TX_BUSY_MASK BIT(1)
942+#define MT_DBG_WFDMA0_GLO_CFG_RX_BUSY_MASK BIT(3)
943+
944+
945+/* WFDMA1 */
946+#define MT_DBG_WFDMA1(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA1_BASE, (_ofs))
947+#define MT_DBG_WFDMA1_INT_SOURCE_CSR MT_DBG_WFDMA1(0x200)
948+#define MT_DBG_WFDMA1_INT_MASK_CSR MT_DBG_WFDMA1(0x204)
949+
950+#define MT_DBG_WFDMA1_GLO_CFG MT_DBG_WFDMA1(0x208)
951+
952+#define MT_DBG_WFDMA1_GLO_CFG_TX_DMA_EN BIT(0)
953+#define MT_DBG_WFDMA1_GLO_CFG_RX_DMA_EN BIT(2)
954+#define MT_DBG_WFDMA1_GLO_CFG_TX_BUSY_MASK BIT(1)
955+#define MT_DBG_WFDMA1_GLO_CFG_RX_BUSY_MASK BIT(3)
956+
957+/* WFDMA0 PCIE1 */
958+#define MT_DBG_WFDMA0_PCIE1(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA0_PCIE1_BASE, (_ofs))
959+
960+#define MT_DBG_WFDMA0_PCIE1_INT_SOURCE_CSR MT_DBG_WFDMA0_PCIE1(0x200)
961+#define MT_DBG_WFDMA0_PCIE1_INT_MASK_CSR MT_DBG_WFDMA0_PCIE1(0x204)
962+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG MT_DBG_WFDMA0_PCIE1(0x208)
963+#define MT_DBG_WFDMA0_PCIE1_RX1_CTRL0 MT_DBG_WFDMA1_PCIE1(0x510)
964+
965+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_DMA_EN BIT(0)
966+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_BUSY_MASK BIT(1)
967+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_DMA_EN BIT(2)
968+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_BUSY_MASK BIT(3)
969+
970+/* WFDMA1 PCIE1 */
971+#define MT_DBG_WFDMA1_PCIE1(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA1_PCIE1_BASE, (_ofs))
972+#define MT_DBG_WFDMA1_PCIE1_INT_SOURCE_CSR MT_DBG_WFDMA1_PCIE1(0x200)
973+#define MT_DBG_WFDMA1_PCIE1_INT_MASK_CSR MT_DBG_WFDMA1_PCIE1(0x204)
974+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG MT_DBG_WFDMA1_PCIE1(0x208)
975+#define MT_DBG_WFDMA1_PCIE1_TX19_CTRL0 MT_DBG_WFDMA1_PCIE1(0x330)
976+#define MT_DBG_WFDMA1_PCIE1_RX2_CTRL0 MT_DBG_WFDMA1_PCIE1(0x520)
977+
978+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_TX_DMA_EN BIT(0)
979+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_TX_BUSY_MASK BIT(1)
980+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_RX_DMA_EN BIT(2)
981+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_RX_BUSY_MASK BIT(3)
982+
983+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_EN_MASK BIT(2)
984+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_EN_MASK BIT(0)
985+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_BUSY_MASK BIT(3)
986+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_BUSY_MASK BIT(1)
987+
988+
989+/* WF DMA TOP: band 0(0x820E7000),band 1(0x820F7000) */
990+#define MT_DBG_WF_DMA_BASE(_band) ((_band) ? 0x820F7000 : 0x820E7000)
991+#define MT_DBG_WF_DMA(_band, ofs) (MT_WF_DMA_BASE(_band) + (ofs))
992+
993+#define MT_DBG_DMA_DCR0(_band) MT_DBG_WF_DMA((_band), 0x000)
994+#define MT_DBG_DMA_DCR0_MAX_RX_LEN GENMASK(15, 3)
995+#define MT_DBG_DMA_DCR0_RXD_G5_EN BIT(23)
996+
997+#define MT_DBG_DMA_ICSC_FR0(_band) MT_DBG_WF_DMA((_band), __DBG_REG_OFFS(dev, DBG_DMA_ICSC_FR0))
998+#define MT_DBG_DMA_ICSC_FR0_RXBF_EN BIT(25)
999+#define MT_DBG_DMA_ICSC_FR0_EN BIT(24)
1000+#define MT_DBG_DMA_ICSC_FR0_TOUT_MASK GENMASK(23, 16)
1001+#define MT_DBG_DMA_ICSC_FR0_PID_MASK GENMASK(9, 8)
1002+#define MT_DBG_DMA_ICSC_FR0_QID_MASK GENMASK(6, 0)
1003+
1004+#define MT_DBG_DMA_ICSC_FR1(_band) MT_DBG_WF_DMA((_band), __DBG_REG_OFFS(dev, DBG_DMA_ICSC_FR1))
1005+#define MT_DBG_DMA_ICSC_FR1_AGG_SIZE_MASK GENMASK(26, 16)
1006+#define MT_DBG_DMA_ICSC_FR1_MAX_FRAME_SIZE_MASK GENMASK(10, 0)
1007+
1008+/* TMAC: band 0(0x820e4000), band 1(0x820f4000) */
1009+#define MT_DBG_WF_TMAC_BASE(_band) ((_band) ? 0x820f4000 : 0x820e4000)
1010+#define MT_DBG_WF_TMAC(_band, ofs) (MT_DBG_WF_TMAC_BASE(_band) + (ofs))
1011+
1012+#define MT_DBG_TMAC_ICSCR0(_band) MT_DBG_WF_TMAC((_band), __DBG_REG_OFFS(dev, DBG_TMAC_ICSCR0))
1013+#define MT_DBG_TMAC_ICSCR0_ICSRPT_EN BIT(0)
1014+
1015+/* RMAC: band 0(0x820E5000), band 1(0x820f5000) */
1016+#define MT_DBG_WF_RMAC_BASE(_band) ((_band) ? 0x820f5000 : 0x820E5000)
1017+#define MT_DBG_WF_RMAC(_band, ofs) (MT_DBG_WF_RMAC_BASE(_band) + (ofs))
1018+
1019+#define MT_DBG_RMAC_RXICSRPT(_band) MT_DBG_WF_RMAC((_band), __DBG_REG_OFFS(dev, DBG_RMAC_RXICSRPT))
1020+#define MT_DBG_RMAC_RXICSRPT_ICSRPT_EN BIT(0)
1021+
1022+/* MIB: band 0(0x820ed000), band 1(0x820fd000) */
1023+#define MT_DBG_MIB_BASE(_band) ((_band) ? 0x820fd000 : 0x820ed000)
1024+#define MT_DBG_MIB(_band, ofs) (MT_DBG_MIB_BASE(_band) + (ofs))
1025+
1026+
1027+#define MT_DBG_MIB_M0SCR0(_band) MT_DBG_MIB((_band), 0x00)
1028+#define MT_DBG_MIB_M0PBSCR(_band) MT_DBG_MIB((_band), 0x04)
1029+
1030+#define MT_DBG_MIB_M0SDR0(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR0))
1031+#define MT_DBG_MIB_M0SDR3(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR3))
1032+#define MT_DBG_MIB_RX_FCS_ERROR_COUNT_MASK __DBG_MASK(dev, DBG_MIB_RX_FCS_ERROR_COUNT)
1033+#define MT_DBG_MIB_M0SDR4(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR4))
1034+#define MT_DBG_MIB_M0SDR5(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR5))
1035+#define MT_DBG_MIB_M0SDR6(_band) MT_DBG_MIB((_band), 0x20)
1036+#define MT_DBG_MIB_M0SDR7(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR7))
1037+#define MT_DBG_MIB_M0SDR8(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR8))
1038+#define MT_DBG_MIB_M0SDR9(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR9))
1039+#define MT_DBG_MIB_M0SDR10(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR10))
1040+#define MT_DBG_MIB_M0SDR10_RX_MDRDY_COUNT_MASK __DBG_MASK(dev, DBG_MIB_M0SDR10_RX_MDRDY_COUNT)
1041+#define MT_DBG_MIB_M0SDR11(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR11))
1042+
1043+#define MT_DBG_MIB_M0SDR12(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR12))
1044+
1045+#define MT_DBG_MIB_M0SDR14(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR14))
1046+#define MT_DBG_MIB_M0SDR14_AMPDU_MASK __DBG_MASK(dev, DBG_MIB_M0SDR14_AMPDU)
1047+#define MT_DBG_MIB_M0SDR15(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR15))
1048+#define MT_DBG_MIB_M0SDR15_AMPDU_ACKED_MASK __DBG_MASK(dev, DBG_MIB_M0SDR15_AMPDU_ACKED)
1049+#define MT_DBG_MIB_M0SDR16(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR16))
1050+#define MT_DBG_MIB_M0SDR17(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR17))
1051+#define MT_DBG_MIB_M0SDR18(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR18))
1052+#define MT_DBG_MIB_M0SDR19(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR19))
1053+#define MT_DBG_MIB_M0SDR20(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR20))
1054+#define MT_DBG_MIB_M0SDR21(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR21))
1055+#define MT_DBG_MIB_M0SDR22(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR22))
1056+#define MT_DBG_MIB_M0SDR23(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR23))
1057+#define MT_DBG_MIB_M0DR0(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR0))
1058+#define MT_DBG_MIB_M0DR1(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR1))
1059+
1060+#define MT_DBG_MIB_MUBF(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_MUBF))
1061+#define MT_DBG_MIB_M0DR6(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR6))
1062+#define MT_DBG_MIB_M0DR7(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR7))
1063+#define MT_DBG_MIB_M0DR8(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR8))
1064+#define MT_DBG_MIB_M0DR9(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR9))
1065+#define MT_DBG_MIB_M0DR10(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR10))
1066+#define MT_DBG_MIB_M0DR11(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR11))
1067+ #define MT_DBG_MIB_M0DR12(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR12))
1068+
1069+/* WTBLON TOP: 0x820D4000/pcie(0x34000) rbus(0x434000) */
1070+#define MT_DBG_WTBLON_TOP_BASE 0x820D4000
1071+#define MT_DBG_WTBLON_TOP(ofs) (MT_WTBLON_TOP_BASE + (ofs))
1072+#define MT_DBG_WTBLON_TOP_WDUCR MT_DBG_WTBLON_TOP(__DBG_REG_OFFS(dev, DBG_WTBLON_WDUCR))
1073+#define MT_DBG_WTBLON_TOP_WDUCR_GROUP GENMASK(2, 0)
1074+
1075+#define WF_WTBLON_TOP_B0BTCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1000) // 5000
1076+#define WF_WTBLON_TOP_B0BTBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1010) // 5010
1077+#define WF_WTBLON_TOP_B0BRCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1020) // 5020
1078+#define WF_WTBLON_TOP_B0BRBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1030) // 5030
1079+#define WF_WTBLON_TOP_B0BTDCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1040) // 5040
1080+#define WF_WTBLON_TOP_B0BRDCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1050) // 5050
1081+#define WF_WTBLON_TOP_B0MBTCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1100) // 5100
1082+#define WF_WTBLON_TOP_B0MBTBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1140) // 5140
1083+#define WF_WTBLON_TOP_B0MBRCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1180) // 5180
1084+#define WF_WTBLON_TOP_B0MBRBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x11C0) // 51C0
1085+
1086+#define WF_WTBLON_TOP_B1BTCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1800) // 5800
1087+
1088+/* WTBLON TOP: 0x820C4000/pcie(0xa8000) rbus(0x4a8000) */
1089+#define MT_DBG_UWTBL_TOP_BASE 0x820C4000
1090+#define MT_DBG_UWTBL_TOP(ofs) (MT_DBG_UWTBL_TOP_BASE + (ofs))
1091+
developer8db25e72022-09-30 15:25:13 +08001092+#define MT_DBG_UWTBL_TOP_WDUCR MT_DBG_UWTBL_TOP(__DBG_REG_OFFS(dev, DBG_UWTBL_WDUCR))
developere2cc0fa2022-03-29 17:31:03 +08001093+
1094+#define MT_UWTBL_TOP_WDUCR_TARGET BIT(31)
1095+#define MT_UWTBL_TOP_WDUCR_GROUP GENMASK(3, 0)
1096+
1097+
1098+/* WTBL : 0x820D8000/pcie(0x38000) rbus(0x438000) */
1099+#define MT_DBG_WTBL_BASE 0x820D8000
1100+
1101+/* PLE related CRs. */
1102+#define MT_DBG_PLE_BASE 0x820C0000
1103+#define MT_DBG_PLE(ofs) (MT_DBG_PLE_BASE + (ofs))
1104+
1105+#define MT_DBG_PLE_DRR_TAB_CTRL MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_DRR_TABLE_CTRL))
1106+#define MT_DBG_PLE_DRR_TAB_RD_OFS __DBG_REG_OFFS(dev, DBG_PLE_DRR_TABLE_RDATA)
1107+
1108+#define MT_DBG_PLE_DRR_TABLE_RDATA0 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x0)
1109+#define MT_DBG_PLE_DRR_TABLE_RDATA1 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x4)
1110+#define MT_DBG_PLE_DRR_TABLE_RDATA2 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x8)
1111+#define MT_DBG_PLE_DRR_TABLE_RDATA3 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0xc)
1112+#define MT_DBG_PLE_DRR_TABLE_RDATA4 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x10)
1113+#define MT_DBG_PLE_DRR_TABLE_RDATA5 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x14)
1114+#define MT_DBG_PLE_DRR_TABLE_RDATA6 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x18)
1115+#define MT_DBG_PLE_DRR_TABLE_RDATA7 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS+ 0x1c)
1116+
1117+#define MT_DBG_PLE_PBUF_CTRL_ADDR MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PBUF_CTRL))
1118+#define MT_DBG_PLE_QUEUE_EMPTY MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_QUEUE_EMPTY))
1119+#define MT_DBG_PLE_FREEPG_CNT MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_FREEPG_CNT))
1120+#define MT_DBG_PLE_FREEPG_HEAD_TAIL MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_FREEPG_HEAD_TAIL))
1121+#define MT_DBG_PLE_PG_HIF_GROUP MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PG_HIF_GROUP))
1122+#define MT_DBG_PLE_HIF_PG_INFO MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_HIF_PG_INFO))
1123+#define MT_DBG_PLE_PG_HIF_TXCMD_GROUP MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PG_HIF_TXCMD_GROUP))
1124+#define MT_DBG_PLE_HIF_TXCMD_PG_INFO MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_HIF_TXCMD_PG_INFO))
1125+#define MT_DBG_PLE_PG_CPU_GROUP MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PG_CPU_GROUP))
1126+#define MT_DBG_PLE_CPU_PG_INFO MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_CPU_PG_INFO))
1127+#define PLE_FL_QUE_CTRL_OFFSET __DBG_REG_OFFS(dev, DBG_PLE_FL_QUE_CTRL)
1128+#define MT_DBG_PLE_FL_QUE_CTRL0 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0x0)
1129+#define MT_DBG_PLE_FL_QUE_CTRL1 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0x4)
1130+#define MT_DBG_PLE_FL_QUE_CTRL2 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0x8)
1131+#define MT_DBG_PLE_FL_QUE_CTRL3 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0xc)
1132+#define MT_DBG_PLE_NATIVE_TXCMD_Q_EMPTY MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_NATIVE_TXCMD_Q_EMPTY))
1133+#define MT_DBG_PLE_TXCMD_Q_EMPTY MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_TXCMD_Q_EMPTY))
1134+
1135+#define MT_DBG_PLE_PBUF_CTRL_PAGE_SIZE_MASK BIT(31)
1136+#define MT_DBG_PLE_PBUF_CTRL_OFFSET_MASK GENMASK(25, 17)
1137+#define MT_DBG_PLE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK GENMASK(11, 0)
1138+
1139+#define MT_DBG_PLE_FREEPG_CNT_FREEPG_CNT_MASK GENMASK(11, 0)
1140+#define MT_DBG_PLE_FREEPG_CNT_FFA_CNT_MASK GENMASK(27, 16)
1141+#define MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK GENMASK(27, 16)
1142+#define MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK GENMASK(11, 0)
1143+#define MT_DBG_PLE_PG_HIF_GROUP_HIF_MAX_QUOTA_MASK GENMASK(27, 16)
1144+#define MT_DBG_PLE_PG_HIF_GROUP_HIF_MIN_QUOTA_MASK GENMASK(11, 0)
1145+
1146+#define MT_DBG_PLE_HIF_PG_INFO_HIF_SRC_CNT_MASK GENMASK(27, 16)
1147+#define MT_DBG_PLE_HIF_PG_INFO_HIF_RSV_CNT_MASK GENMASK(11, 0)
1148+
1149+#define MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MAX_QUOTA_MASK GENMASK(27, 16)
1150+#define MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MIN_QUOTA_MASK GENMASK(11, 0)
1151+
1152+#define MT_DBG_PLE_HIF_TXCMD_PG_INFO_HIF_TXCMD_SRC_CNT_MASK GENMASK(27, 16)
1153+#define MT_DBG_PLE_HIF_TXCMD_PG_INFO_HIF_TXCMD_RSV_CNT_MASK GENMASK(11, 0)
1154+
1155+#define MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_SRC_CNT_MASK GENMASK(27, 16)
1156+#define MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_RSV_CNT_MASK GENMASK(11, 0)
1157+
1158+#define MT_DBG_PLE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK GENMASK(27, 16)
1159+#define MT_DBG_PLE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK GENMASK(11, 0)
1160+
1161+#define MT_DBG_PLE_CPU_PG_INFO_CPU_SRC_CNT_MASK GENMASK(27, 16)
1162+#define MT_DBG_PLE_CPU_PG_INFO_CPU_RSV_CNT_MASK GENMASK(11, 0)
1163+
1164+#define MT_DBG_PLE_Q_EMPTY_ALL_AC_EMPTY_MASK BIT(24)
1165+#define MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK BIT(31)
1166+#define MT_DBG_PLE_FL_QUE_CTRL0_Q_BUF_QID_MASK GENMASK(30, 24)
1167+
1168+#define MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT 24
1169+#define MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT 10
1170+
1171+#define MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK GENMASK(27, 16)
1172+#define MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK GENMASK(11, 0)
1173+#define MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK GENMASK(11, 0)
1174+
1175+#define MT_DBG_PLE_STATION_PAUSE(n) MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_STATION_PAUSE) + ((n) << 2))
1176+#define MT_DBG_PLE_DIS_STA_MAP(n) MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_DIS_STA_MAP) + ((n) << 2))
1177+#define MT_DBG_PLE_AC_QEMPTY(ac, n) MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_AC_QEMPTY) + \
1178+ __DBG_REG_OFFS(dev, DBG_PLE_AC_OFFSET) * (ac) + ((n) << 2))
1179+
1180+#define MT_DBG_PLE_AMSDU_PACK_MSDU_CNT(n) MT_DBG_PLE(0x10e0 + ((n) << 2))
1181+
1182+/* pseinfo related CRs. */
1183+#define MT_DBG_PSE_BASE 0x820C8000
1184+#define MT_DBG_PSE(ofs) (MT_DBG_PSE_BASE + (ofs))
1185+
developer94dd8d72022-05-04 17:14:16 +08001186+#define MT_DBG_PSE_PBUF_CTRL MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PBUF_CTRL))
1187+#define MT_DBG_PSE_QUEUE_EMPTY MT_DBG_PSE(0x0b0)
1188+#define MT_DBG_PSE_FREEPG_CNT MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_FREEPG_CNT))
1189+#define MT_DBG_PSE_FREEPG_HEAD_TAIL MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_FREEPG_HEAD_TAIL))
1190+#define MT_DBG_PSE_PG_HIF0_GROUP MT_DBG_PSE(0x110)
1191+#define MT_DBG_PSE_HIF0_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_HIF0_PG_INFO))
1192+#define MT_DBG_PSE_PG_HIF1_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_HIF1_GROUP))
1193+#define MT_DBG_PSE_HIF1_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_HIF1_PG_INFO))
1194+#define MT_DBG_PSE_PG_CPU_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_CPU_GROUP))
1195+#define MT_DBG_PSE_CPU_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_CPU_PG_INFO))
1196+#define MT_DBG_PSE_PG_LMAC0_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC0_GROUP))
1197+#define MT_DBG_PSE_LMAC0_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC0_PG_INFO))
1198+#define MT_DBG_PSE_PG_LMAC1_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC1_GROUP))
1199+#define MT_DBG_PSE_LMAC1_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC1_PG_INFO))
1200+#define MT_DBG_PSE_PG_LMAC2_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC2_GROUP))
1201+#define MT_DBG_PSE_LMAC2_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC2_PG_INFO))
1202+#define MT_DBG_PSE_PG_PLE_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_PLE_GROUP))
1203+#define MT_DBG_PSE_PLE_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PLE_PG_INFO))
1204+#define MT_DBG_PSE_PG_LMAC3_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC3_GROUP))
1205+#define MT_DBG_PSE_LMAC3_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC3_PG_INFO))
1206+#define MT_DBG_PSE_PG_MDP_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_MDP_GROUP))
1207+#define MT_DBG_PSE_MDP_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_MDP_PG_INFO))
1208+#define MT_DBG_PSE_PG_PLE1_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_PLE1_GROUP))
1209+#define MT_DBG_PSE_PLE1_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PLE1_PG_INFO))
developere2cc0fa2022-03-29 17:31:03 +08001210+
1211+#define MT_DBG_PSE_PBUF_CTRL_PAGE_SIZE_CFG_MASK BIT(31)
1212+#define MT_DBG_PSE_PBUF_CTRL_PBUF_OFFSET_MASK GENMASK(25, 17)
1213+#define MT_DBG_PSE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK GENMASK(11, 0)
1214+#define MT_DBG_PSE_QUEUE_EMPTY_RLS_Q_EMTPY_MASK BIT(31)
1215+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_RXIOC_QUEUE_EMPTY_MASK BIT(23)
1216+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_TXIOC_QUEUE_EMPTY_MASK BIT(22)
1217+#define MT_DBG_PSE_QUEUE_EMPTY_SFD_PARK_QUEUE_EMPTY_MASK BIT(21)
1218+#define MT_DBG_PSE_QUEUE_EMPTY_SEC_RX_QUEUE_EMPTY_SHFT BIT(20)
1219+#define MT_DBG_PSE_QUEUE_EMPTY_SEC_TX_QUEUE_EMPTY_MASK BIT(19)
1220+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_RX_QUEUE_EMPTY_MASK BIT(18)
1221+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_TX_QUEUE_EMPTY_MASK BIT(17)
1222+#define MT_DBG_PSE_QUEUE_EMPTY_LMAC_TX_QUEUE_EMPTY_MASK BIT(16)
1223+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_5_EMPTY_MASK BIT(13)
1224+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_4_EMPTY_MASK BIT(12)
1225+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_3_EMPTY_MASK BIT(11)
1226+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_2_EMPTY_MASK BIT(10)
1227+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_1_EMPTY_MASK BIT(9)
1228+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_0_EMPTY_MASK BIT(8)
1229+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q3_EMPTY_MASK BIT(3)
1230+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q2_EMPTY_MASK BIT(2)
1231+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q1_EMPTY_MASK BIT(1)
1232+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q0_EMPTY_MASK BIT(0)
1233+#define MT_DBG_PSE_FREEPG_CNT_FFA_CNT_MASK GENMASK(27, 16)
1234+#define MT_DBG_PSE_FREEPG_CNT_FREEPG_CNT_MASK GENMASK(11, 0)
1235+#define MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK GENMASK(27, 16)
1236+#define MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK GENMASK(11, 0)
1237+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MAX_QUOTA_MASK GENMASK(27, 16)
1238+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MIN_QUOTA_MASK GENMASK(11, 0)
1239+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MAX_QUOTA_MASK GENMASK(27, 16)
1240+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MIN_QUOTA_MASK GENMASK(11, 0)
1241+#define MT_DBG_PSE_HIF0_PG_INFO_HIF0_SRC_CNT_MASK GENMASK(27, 16)
1242+#define MT_DBG_PSE_HIF0_PG_INFO_HIF0_RSV_CNT_MASK GENMASK(11, 0)
1243+#define MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MAX_QUOTA_MASK GENMASK(27, 16)
1244+#define MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MIN_QUOTA_MASK GENMASK(11, 0)
1245+#define MT_DBG_PSE_HIF1_PG_INFO_HIF1_SRC_CNT_MASK GENMASK(27, 16)
1246+#define MT_DBG_PSE_HIF1_PG_INFO_HIF1_RSV_CNT_MASK GENMASK(11, 0)
1247+#define MT_DBG_PSE_CPU_PG_INFO_CPU_SRC_CNT_MASK GENMASK(27, 16)
1248+#define MT_DBG_PSE_CPU_PG_INFO_CPU_RSV_CNT_MASK GENMASK(11, 0)
1249+#define MT_DBG_PSE_PG_PLE_GROUP_PLE_MAX_QUOTA_MASK GENMASK(27, 16)
1250+#define MT_DBG_PSE_PG_PLE_GROUP_PLE_MIN_QUOTA_MASK GENMASK(11, 0)
1251+#define MT_DBG_PSE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK GENMASK(27, 16)
1252+#define MT_DBG_PSE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK GENMASK(11, 0)
1253+#define MT_DBG_PSE_PLE_PG_INFO_PLE_SRC_CNT_MASK GENMASK(27, 16)
1254+#define MT_DBG_PSE_PLE_PG_INFO_PLE_RSV_CNT_MASK GENMASK(11, 0)
1255+#define MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MAX_QUOTA_MASK GENMASK(27, 16)
1256+#define MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MIN_QUOTA_MASK GENMASK(11, 0)
1257+#define MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_SRC_CNT_MASK GENMASK(27, 16)
1258+#define MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_RSV_CNT_MASK GENMASK(11, 0)
1259+#define MT_DBG_PSE_PG_LMAC1_GROUP_LMAC1_MAX_QUOTA_MASK GENMASK(27, 16)
1260+#define MT_DBG_TOP_PG_LMAC1_GROUP_LMAC1_MIN_QUOTA_MASK GENMASK(11, 0)
1261+#define MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_SRC_CNT_MASK GENMASK(27, 16)
1262+#define MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_RSV_CNT_MASK GENMASK(11, 0)
1263+#define MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MAX_QUOTA_MASK GENMASK(27, 16)
1264+#define MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MIN_QUOTA_MASK GENMASK(11, 0)
1265+#define MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_SRC_CNT_MASK GENMASK(27, 16)
1266+#define MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_RSV_CNT_MASK GENMASK(11, 0)
1267+#define MT_DBG_PSE_PG_LMAC3_GROUP_LMAC3_MAX_QUOTA_MASK GENMASK(27, 16)
1268+#define MT_DBG_TOP_PG_LMAC3_GROUP_LMAC3_MIN_QUOTA_MASK GENMASK(11, 0)
1269+#define MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_SRC_CNT_MASK GENMASK(27, 16)
1270+#define MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_RSV_CNT_MASK GENMASK(11, 0)
1271+#define MT_DBG_PSE_PG_LMAC3_GROUP_LMAC3_MAX_QUOTA_MASK GENMASK(27, 16)
1272+#define MT_DBG_TOP_PG_LMAC3_GROUP_LMAC3_MIN_QUOTA_MASK GENMASK(11, 0)
1273+#define MT_DBG_PSE_PG_MDP_GROUP_MDP_MAX_QUOTA_MASK GENMASK(27, 16)
1274+#define MT_DBG_PSE_PG_MDP_GROUP_MDP_MIN_QUOTA_MASK GENMASK(11, 0)
1275+#define MT_DBG_PSE_MDP_PG_INFO_MDP_SRC_CNT_MASK GENMASK(27, 16)
1276+#define MT_DBG_PSE_MDP_PG_INFO_MDP_RSV_CNT_MASK GENMASK(11, 0)
1277+
1278+#define MT_DBG_PSE_FL_QUE_CTRL_0_ADDR MT_DBG_PLE(0x1b0)
1279+#define MT_DBG_PSE_FL_QUE_CTRL_0_EXECUTE_MASK BIT(31)
1280+#define MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_QID_SHFT 24
1281+#define MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_PID_SHFT 10
1282+#define MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_WLANID_MASK GENMASK(9, 0)
1283+
1284+#define MT_DBG_PSE_FL_QUE_CTRL_2_ADDR MT_DBG_PLE(0x1b8)
1285+#define MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_TAIL_FID_MASK GENMASK(27, 16)
1286+#define MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_HEAD_FID_MASK GENMASK(11, 0)
1287+
1288+#define MT_DBG_PSE_FL_QUE_CTRL_3_ADDR MT_DBG_PLE(0x1bc)
1289+#define MT_DBG_PSE_FL_QUE_CTRL_3_QUEUE_PKT_NUM_MASK GENMASK(11, 0)
1290+
1291+
1292+/* AGG */
1293+#define MT_DBG_AGG_BASE(_band) ((_band) ? 0x820f2000 : 0x820e2000)
1294+#define MT_DBG_AGG(_band, ofs) (MT_DBG_AGG_BASE(_band) + (ofs))
1295+
1296+#define MT_DBG_AGG_AALCR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR0))
1297+#define MT_DBG_AGG_AALCR1(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR1))
1298+#define MT_DBG_AGG_AALCR2(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR2))
1299+#define MT_DBG_AGG_AALCR3(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR3))
1300+#define MT_DBG_AGG_AALCR4(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR4))
1301+#define MT_DBG_AGG_B0BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B0BRR0))
1302+#define MT_DBG_AGG_B1BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B1BRR0))
1303+#define MT_DBG_AGG_B2BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B2BRR0))
1304+#define MT_DBG_AGG_B3BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B3BRR0))
1305+#define MT_DBG_AGG_AWSCR(_band, n) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AWSCR0) + ((n) << 2))
1306+#define MT_DBG_AGG_PCR(_band, n) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_PCR0) + ((n) << 2))
1307+#define MT_DBG_AGG_TTCR(_band, n) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_TTCR0) + ((n) << 2))
1308+#define MT_DBG_MIB_M0ARNG(_band, n) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0ARNG0) + ((n) << 2))
1309+#define MT_DBG_MIB_M0DR2(_band, n) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR2) + ((n) << 2))
1310+#define MT_DBG_MIB_M0DR13(_band, n) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR13) + ((n) << 2))
1311+
1312+#define MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK GENMASK(31, 24)
1313+#define MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK GENMASK(23, 16)
1314+#define MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK GENMASK(15, 8)
1315+#define MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK GENMASK(7, 0)
1316+#define MT_DBG_AGG_AALCR4_ALTX0_AGG_LIMIT_MASK GENMASK(7, 0)
1317+
1318+#define MT_DBG_AGG_AWSCR0_WINSIZE3_MASK GENMASK(31, 24)
1319+#define MT_DBG_AGG_AWSCR0_WINSIZE2_MASK GENMASK(23, 16)
1320+#define MT_DBG_AGG_AWSCR0_WINSIZE1_MASK GENMASK(15, 8)
1321+#define MT_DBG_AGG_AWSCR0_WINSIZE0_MASK GENMASK(7, 0)
1322+
1323+#define MT_DBG_AGG_AWSCR1_WINSIZE7_MASK GENMASK(31, 24)
1324+#define MT_DBG_AGG_AWSCR1_WINSIZE6_MASK GENMASK(23, 16)
1325+#define MT_DBG_AGG_AWSCR1_WINSIZE5_MASK GENMASK(15, 8)
1326+#define MT_DBG_AGG_AWSCR1_WINSIZE4_MASK GENMASK(7, 0)
1327+
1328+#define MT_DBG_AGG_AWSCR2_WINSIZEB_MASK GENMASK(31, 24)
1329+#define MT_DBG_AGG_AWSCR2_WINSIZEA_MASK GENMASK(23, 16)
1330+#define MT_DBG_AGG_AWSCR2_WINSIZE9_MASK GENMASK(15, 8)
1331+#define MT_DBG_AGG_AWSCR2_WINSIZE8_MASK GENMASK(7, 0)
1332+
1333+#define MT_DBG_AGG_AWSCR3_WINSIZEE_MASK GENMASK(23, 16)
1334+#define MT_DBG_AGG_AWSCR3_WINSIZED_MASK GENMASK(15, 8)
1335+#define MT_DBG_AGG_AWSCR3_WINSIZEC_MASK GENMASK(7, 0)
1336+
1337+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL3_MASK GENMASK(31, 24)
1338+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL2_MASK GENMASK(23, 16)
1339+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL1_MASK GENMASK(15, 8)
1340+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL0_MASK GENMASK(7, 0)
1341+
1342+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL7_MASK GENMASK(31, 24)
1343+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL6_MASK GENMASK(23, 16)
1344+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL5_MASK GENMASK(15, 8)
1345+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL4_MASK GENMASK(7, 0)
1346+
1347+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL11_MASK GENMASK(31, 24)
1348+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL10_MASK GENMASK(23, 16)
1349+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL9_MASK GENMASK(15, 8)
1350+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL8_MASK GENMASK(7, 0)
1351+
1352+#define MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL14_MASK GENMASK(23, 16)
1353+#define MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL13_MASK GENMASK(15, 8)
1354+#define MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL12_MASK GENMASK(7, 0)
1355+
1356+#define MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK GENMASK(31, 16)
1357+#define MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK GENMASK(15, 0)
1358+#define MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK GENMASK(31, 16)
1359+#define MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK GENMASK(15, 0)
1360+#define MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK GENMASK(31, 16)
1361+#define MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK GENMASK(15, 0)
1362+#define MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK GENMASK(31, 16)
1363+#define MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK GENMASK(15, 0)
1364+#define MT_DBG_MIB_M0DR13_TRX_AGG_RANGE9_CNT_MASK GENMASK(31, 16)
1365+#define MT_DBG_MIB_M0DR13_TRX_AGG_RANGE8_CNT_MASK GENMASK(15, 0)
1366+#define MT_DBG_MIB_M0DR14_TRX_AGG_RANGE11_CNT_MASK GENMASK(31, 16)
1367+#define MT_DBG_MIB_M0DR14_TRX_AGG_RANGE10_CNT_MASK GENMASK(15, 0)
1368+#define MT_DBG_MIB_M0DR15_TRX_AGG_RANGE13_CNT_MASK GENMASK(31, 16)
1369+#define MT_DBG_MIB_M0DR15_TRX_AGG_RANGE12_CNT_MASK GENMASK(15, 0)
1370+#define MT_DBG_MIB_M0DR16_TRX_AGG_RANGE15_CNT_MASK GENMASK(31, 16)
1371+#define MT_DBG_MIB_M0DR16_TRX_AGG_RANGE14_CNT_MASK GENMASK(15, 0)
1372+
1373+/* mt7915 host DMA*/
1374+#define MT_DBG_INT_DMA1_R0_DONE BIT(0)
1375+#define MT_DBG_INT_DMA1_R1_DONE BIT(1)
1376+#define MT_DBG_INT_DMA1_R2_DONE BIT(2)
1377+
1378+#define MT_DBG_INT_DMA1_T16_DONE BIT(26)
1379+#define MT_DBG_INT_DMA1_T17_DONE BIT(27)
1380+#define MT_DBG_INT_DMA1_T18_DONE BIT(30)
1381+#define MT_DBG_INT_DMA1_T19_DONE BIT(31)
1382+#define MT_DBG_INT_DMA1_T20_DONE BIT(15)
1383+
1384+#define MT_DBG_EXT_WRAP_INT_DMA0_R0_DONE BIT(16)
1385+#define MT_DBG_EXT_WRAP_INT_DMA0_R1_DONE BIT(17)
1386+
1387+/* mt7986 host DMA */
1388+#define MT_DBG_INT_DMA0_R0_DONE BIT(0)
1389+#define MT_DBG_INT_DMA0_R1_DONE BIT(1)
1390+#define MT_DBG_INT_DMA0_R2_DONE BIT(2)
1391+#define MT_DBG_INT_DMA0_R3_DONE BIT(3)
1392+#define MT_DBG_INT_DMA0_R4_DONE BIT(22)
1393+#define MT_DBG_INT_DMA0_R5_DONE BIT(23)
1394+
1395+#define MT_DBG_INT_DMA0_T16_DONE BIT(26)
1396+#define MT_DBG_INT_DMA0_T17_DONE BIT(27)
1397+#define MT_DBG_INT_DMA0_T18_DONE BIT(30)
1398+#define MT_DBG_INT_DMA0_T19_DONE BIT(31)
1399+#define MT_DBG_INT_DMA0_T20_DONE BIT(25)
1400+
1401+/* MCU DMA */
1402+#define WF_WFDMA_MCU_DMA0_BASE 0x54000000
1403+#define WF_WFDMA_MCU_DMA0_HOST_INT_STA_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x200) // 0200
1404+#define WF_WFDMA_MCU_DMA0_HOST_INT_ENA_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0X204) // 0204
1405+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x208) // 0208
1406+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1407+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1408+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1409+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1410+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1411+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1412+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1413+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1414+
1415+#define WF_WFDMA_MCU_DMA1_BASE 0x55000000
1416+#define WF_WFDMA_MCU_DMA1_HOST_INT_STA_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x200) // 0200
1417+#define WF_WFDMA_MCU_DMA1_HOST_INT_ENA_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0X204) // 0204
1418+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x208) // 0208
1419+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1420+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1421+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1422+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1423+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1424+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1425+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1426+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1427+#define WF_WFDMA_MCU_DMA1_WPDMA_TX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x300) // 0300
1428+#define WF_WFDMA_MCU_DMA1_WPDMA_TX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x310) // 0310
1429+#define WF_WFDMA_MCU_DMA1_WPDMA_TX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x320) // 0320
1430+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x500) // 0500
1431+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x510) // 0510
1432+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x520) // 0520
1433+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x530) // 0530
1434+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING4_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x540) // 0540
1435+
1436+#define WF_WFDMA_MCU_DMA1_PCIE1_BASE 0x59000000
1437+#define WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_STA_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x200) // 0200
1438+#define WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_ENA_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0X204) // 0204
1439+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x208) // 0208
1440+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1441+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1442+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1443+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1444+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1445+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1446+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1447+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1448+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_TX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x320) // 0320
1449+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_RX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x530) // 0530
1450+
1451+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x300) // 0300
1452+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x310) // 0310
1453+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x320) // 0320
1454+/* mt7986 add */
1455+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x330) // 0330
1456+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING4_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x340) // 0340
1457+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING5_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x350) // 0350
1458+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING6_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x360) // 0360
1459+
1460+
1461+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x500) // 0500
1462+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x510) // 0510
1463+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x520) // 0520
1464+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x530) // 0530
1465+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING4_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x540) // 0540
1466+
1467+/* mt7986 add */
1468+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING5_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x550) // 0550
1469+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING6_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x560) // 0560
1470+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING7_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x570) // 0570
1471+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING8_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x580) // 0580
1472+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING9_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x590) // 0590
1473+
1474+/* MEM DMA */
1475+#define WF_WFDMA_MEM_DMA_BASE 0x58000000
1476+#define WF_WFDMA_MEM_DMA_HOST_INT_STA_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x200) // 0200
1477+#define WF_WFDMA_MEM_DMA_HOST_INT_ENA_ADDR (WF_WFDMA_MEM_DMA_BASE + 0X204) // 0204
1478+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x208) // 0208
1479+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1480+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1481+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1482+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1483+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1484+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1485+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1486+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1487+#define WF_WFDMA_MEM_DMA_WPDMA_TX_RING0_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x300) // 0300
1488+#define WF_WFDMA_MEM_DMA_WPDMA_TX_RING1_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x310) // 0310
1489+#define WF_WFDMA_MEM_DMA_WPDMA_RX_RING0_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x500) // 0500
1490+#define WF_WFDMA_MEM_DMA_WPDMA_RX_RING1_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x510) // 0510
1491+
1492+enum resource_attr {
1493+ HIF_TX_DATA,
1494+ HIF_TX_CMD,
1495+ HIF_TX_CMD_WM, /* direct path to WMCPU, only exist for WFDMA arch with 2 CPU */
1496+ HIF_TX_FWDL,
1497+ HIF_RX_DATA,
1498+ HIF_RX_EVENT,
1499+ RING_ATTR_NUM
1500+};
1501+
1502+struct hif_pci_tx_ring_desc {
1503+ u32 hw_int_mask;
1504+ u16 ring_size;
1505+ enum resource_attr ring_attr;
1506+ u8 band_idx;
1507+ char *const ring_info;
1508+};
1509+
1510+struct hif_pci_rx_ring_desc {
1511+ u32 hw_desc_base;
1512+ u32 hw_int_mask;
1513+ u16 ring_size;
1514+ enum resource_attr ring_attr;
1515+ u16 max_rx_process_cnt;
1516+ u16 max_sw_read_idx_inc;
1517+ char *const ring_info;
developerd75d3632023-01-05 14:31:01 +08001518+ bool flags;
developere2cc0fa2022-03-29 17:31:03 +08001519+};
1520+
1521+const struct hif_pci_tx_ring_desc mt7915_tx_ring_layout[] = {
1522+ {
1523+ .hw_int_mask = MT_DBG_INT_DMA1_T16_DONE,
1524+ .ring_size = 128,
1525+ .ring_attr = HIF_TX_FWDL,
1526+ .ring_info = "FWDL"
1527+ },
1528+ {
1529+ .hw_int_mask = MT_DBG_INT_DMA1_T17_DONE,
1530+ .ring_size = 256,
1531+ .ring_attr = HIF_TX_CMD_WM,
1532+ .ring_info = "cmd to WM"
1533+ },
1534+ {
1535+ .hw_int_mask = MT_DBG_INT_DMA1_T18_DONE,
1536+ .ring_size = 2048,
1537+ .ring_attr = HIF_TX_DATA,
1538+ .ring_info = "band0 TXD"
1539+ },
1540+ {
1541+ .hw_int_mask = MT_DBG_INT_DMA1_T19_DONE,
1542+ .ring_size = 2048,
1543+ .ring_attr = HIF_TX_DATA,
1544+ .ring_info = "band1 TXD"
1545+ },
1546+ {
1547+ .hw_int_mask = MT_DBG_INT_DMA1_T20_DONE,
1548+ .ring_size = 256,
1549+ .ring_attr = HIF_TX_CMD,
1550+ .ring_info = "cmd to WA"
1551+ }
1552+};
1553+
1554+const struct hif_pci_rx_ring_desc mt7915_rx_ring_layout[] = {
1555+ {
1556+ .hw_int_mask = MT_DBG_EXT_WRAP_INT_DMA0_R0_DONE,
1557+ .ring_size = 1536,
1558+ .ring_attr = HIF_RX_DATA,
1559+ .ring_info = "band0 RX data"
1560+ },
1561+ {
1562+ .hw_int_mask = MT_DBG_EXT_WRAP_INT_DMA0_R1_DONE,
1563+ .ring_size = 1536,
1564+ .ring_attr = HIF_RX_DATA,
1565+ .ring_info = "band1 RX data"
1566+ },
1567+ {
1568+ .hw_int_mask = MT_DBG_INT_DMA1_R0_DONE,
1569+ .ring_size = 512,
1570+ .ring_attr = HIF_RX_EVENT,
1571+ .ring_info = "event from WM"
1572+ },
1573+ {
1574+ .hw_int_mask = MT_DBG_INT_DMA1_R1_DONE,
1575+ .ring_size = 1024,
1576+ .ring_attr = HIF_RX_EVENT,
developerd75d3632023-01-05 14:31:01 +08001577+ .ring_info = "event from WA band0",
1578+ .flags = true
developere2cc0fa2022-03-29 17:31:03 +08001579+ },
1580+ {
1581+ .hw_int_mask = MT_DBG_INT_DMA1_R2_DONE,
1582+ .ring_size = 512,
1583+ .ring_attr = HIF_RX_EVENT,
1584+ .ring_info = "event from WA band1"
1585+ }
1586+};
1587+
1588+const struct hif_pci_tx_ring_desc mt7986_tx_ring_layout[] = {
1589+ {
1590+ .hw_int_mask = MT_DBG_INT_DMA0_T16_DONE,
1591+ .ring_size = 128,
1592+ .ring_attr = HIF_TX_FWDL,
1593+ .ring_info = "FWDL"
1594+ },
1595+ {
1596+ .hw_int_mask = MT_DBG_INT_DMA0_T17_DONE,
1597+ .ring_size = 256,
1598+ .ring_attr = HIF_TX_CMD_WM,
1599+ .ring_info = "cmd to WM"
1600+ },
1601+ {
1602+ .hw_int_mask = MT_DBG_INT_DMA0_T18_DONE,
1603+ .ring_size = 2048,
1604+ .ring_attr = HIF_TX_DATA,
1605+ .ring_info = "band0 TXD"
1606+ },
1607+ {
1608+ .hw_int_mask = MT_DBG_INT_DMA0_T19_DONE,
1609+ .ring_size = 2048,
1610+ .ring_attr = HIF_TX_DATA,
1611+ .ring_info = "band1 TXD"
1612+ },
1613+ {
1614+ .hw_int_mask = MT_DBG_INT_DMA0_T20_DONE,
1615+ .ring_size = 256,
1616+ .ring_attr = HIF_TX_CMD,
1617+ .ring_info = "cmd to WA"
1618+ }
1619+};
1620+
1621+const struct hif_pci_rx_ring_desc mt7986_rx_ring_layout[] = {
1622+ {
1623+ .hw_int_mask = MT_DBG_INT_DMA0_R4_DONE,
1624+ .ring_size = 1536,
1625+ .ring_attr = HIF_RX_DATA,
1626+ .ring_info = "band0 RX data"
1627+ },
1628+ {
1629+ .hw_int_mask = MT_DBG_INT_DMA0_R5_DONE,
1630+ .ring_size = 1536,
1631+ .ring_attr = HIF_RX_DATA,
1632+ .ring_info = "band1 RX data"
1633+ },
1634+ {
1635+ .hw_int_mask = MT_DBG_INT_DMA0_R0_DONE,
1636+ .ring_size = 512,
1637+ .ring_attr = HIF_RX_EVENT,
1638+ .ring_info = "event from WM"
1639+ },
1640+ {
1641+ .hw_int_mask = MT_DBG_INT_DMA0_R1_DONE,
1642+ .ring_size = 512,
1643+ .ring_attr = HIF_RX_EVENT,
1644+ .ring_info = "event from WA"
1645+ },
1646+ {
1647+ .hw_int_mask = MT_DBG_INT_DMA0_R2_DONE,
1648+ .ring_size = 1024,
1649+ .ring_attr = HIF_RX_EVENT,
developerd75d3632023-01-05 14:31:01 +08001650+ .ring_info = "STS WA band0",
1651+ .flags = true
developere2cc0fa2022-03-29 17:31:03 +08001652+ },
1653+ {
1654+ .hw_int_mask = MT_DBG_INT_DMA0_R3_DONE,
1655+ .ring_size = 512,
1656+ .ring_attr = HIF_RX_EVENT,
1657+ .ring_info = "STS WA band1"
1658+ },
1659+};
1660+
1661+/* mibinfo related CRs. */
1662+#define BN0_WF_MIB_TOP_BASE 0x820ed000
1663+#define BN1_WF_MIB_TOP_BASE 0x820fd000
1664+
1665+#define BN0_WF_MIB_TOP_BTOCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x400) // D400
1666+#define BN0_WF_MIB_TOP_BTBCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x428) // D428
1667+#define BN0_WF_MIB_TOP_BTDCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x4F0) // D4F0
1668+
1669+#define BN0_WF_MIB_TOP_BSDR0_ADDR (BN0_WF_MIB_TOP_BASE + 0x688) // D688
1670+#define BN0_WF_MIB_TOP_BSDR1_ADDR (BN0_WF_MIB_TOP_BASE + 0x690) // D690
1671+
1672+#define BN0_WF_MIB_TOP_BSDR2_ADDR (BN0_WF_MIB_TOP_BASE + 0x518) // D518
1673+#define BN0_WF_MIB_TOP_BSDR3_ADDR (BN0_WF_MIB_TOP_BASE + 0x520) // D520
1674+#define BN0_WF_MIB_TOP_BSDR4_ADDR (BN0_WF_MIB_TOP_BASE + 0x528) // D528
1675+#define BN0_WF_MIB_TOP_BSDR5_ADDR (BN0_WF_MIB_TOP_BASE + 0x530) // D530
1676+#define BN0_WF_MIB_TOP_BSDR6_ADDR (BN0_WF_MIB_TOP_BASE + 0x538) // D538
1677+
1678+#define BN0_WF_MIB_TOP_BROCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x5B8) // D5B8
1679+#define BN0_WF_MIB_TOP_BRBCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x5E0) // D5E0
1680+#define BN0_WF_MIB_TOP_BRDCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x630) // D630
1681+
1682+#define BN0_WF_MIB_TOP_M0SDR0_BEACONTXCOUNT_MASK 0x0000FFFF // BEACONTXCOUNT[15..0]
1683+
1684+#define BN0_WF_MIB_TOP_M0SDR4_RX_FIFO_FULL_COUNT_MASK 0x0000FFFF // RX_FIFO_FULL_COUNT[15..0]
1685+
1686+#define BN0_WF_MIB_TOP_M0SDR5_RX_MPDU_COUNT_MASK 0xFFFFFFFF // RX_MPDU_COUNT[31..0]
1687+
1688+#define BN0_WF_MIB_TOP_M0SDR6_CHANNEL_IDLE_COUNT_MASK 0x0000FFFF // CHANNEL_IDLE_COUNT[15..0]
1689+
1690+#define BN1_WF_MIB_TOP_BTOCR_ADDR (BN1_WF_MIB_TOP_BASE + 0x400) // D400
1691+
1692+#define BN0_WF_MIB_TOP_M0SDR7_VEC_MISS_COUNT_MASK 0x0000FFFF // VEC_MISS_COUNT[15..0]
1693+#define BN0_WF_MIB_TOP_M0SDR8_DELIMITER_FAIL_COUNT_MASK 0x0000FFFF // DELIMITER_FAIL_COUNT[15..0]
1694+#define BN0_WF_MIB_TOP_M0SDR9_CCA_NAV_TX_TIME_MASK 0x00FFFFFF // CCA_NAV_TX_TIME[23..0]
1695+
1696+#define BN0_WF_MIB_TOP_M0SDR11_RX_LEN_MISMATCH_MASK 0x0000FFFF // RX_LEN_MISMATCH[15..0]
1697+
1698+#define BN0_WF_MIB_TOP_M0SDR16_P_CCA_TIME_MASK 0x00FFFFFF // P_CCA_TIME[23..0]
1699+#define BN0_WF_MIB_TOP_M0SDR17_S_CCA_TIME_MASK 0x00FFFFFF // S_CCA_TIME[23..0]
1700+#define BN0_WF_MIB_TOP_M0SDR18_P_ED_TIME_MASK 0x00FFFFFF // P_ED_TIME[23..0]
1701+#define BN0_WF_MIB_TOP_M0SDR19_CCK_MDRDY_TIME_MASK 0x00FFFFFF // CCK_MDRDY_TIME[23..0]
1702+#define BN0_WF_MIB_TOP_M0SDR20_OFDM_LG_MIXED_VHT_MDRDY_TIME_MASK 0x00FFFFFF // OFDM_LG_MIXED_VHT_MDRDY_TIME[23..0]
1703+#define BN0_WF_MIB_TOP_M0SDR21_OFDM_GREEN_MDRDY_TIME_MASK 0x00FFFFFF // OFDM_GREEN_MDRDY_TIME[23..0]
1704+
1705+#define BN0_WF_MIB_TOP_M0SDR22_ADDR (BN0_WF_MIB_TOP_BASE + 0x60) // D060
1706+#define BN0_WF_MIB_TOP_M0SDR23_ADDR (BN0_WF_MIB_TOP_BASE + 0x64) // D064
1707+
1708+#define BN0_WF_MIB_TOP_M0SDR34_MUBF_TX_COUNT_MASK 0x0000FFFF // MUBF_TX_COUNT[15..0]
1709+
1710+#define BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_MASK 0xFFFF0000 // TX_40MHZ_CNT[31..16]
1711+#define BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_SHFT 16
1712+#define BN0_WF_MIB_TOP_M0DR0_TX_20MHZ_CNT_MASK 0x0000FFFF // TX_20MHZ_CNT[15..0]
1713+#define BN0_WF_MIB_TOP_M0DR0_TX_20MHZ_CNT_SHFT 0
1714+
1715+#define BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_MASK 0xFFFF0000 // TX_160MHZ_CNT[31..16]
1716+#define BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_SHFT 16
1717+#define BN0_WF_MIB_TOP_M0DR1_TX_80MHZ_CNT_MASK 0x0000FFFF // TX_80MHZ_CNT[15..0]
1718+#define BN0_WF_MIB_TOP_M0DR1_TX_80MHZ_CNT_SHFT 0
1719+
1720+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_MASK 0xFFFF0000 // TX_DDLMT_RNG2_CNT[31..16]
1721+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_SHFT 16
1722+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG1_CNT_MASK 0x0000FFFF // TX_DDLMT_RNG1_CNT[15..0]
1723+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG1_CNT_SHFT 0
1724+
1725+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_MASK 0xFFFF0000 // TX_DDLMT_RNG4_CNT[31..16]
1726+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_SHFT 16
1727+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG3_CNT_MASK 0x0000FFFF // TX_DDLMT_RNG3_CNT[15..0]
1728+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG3_CNT_SHFT 0
1729+
1730+#define BN0_WF_MIB_TOP_M0DR10_MU_FAIL_PPDU_CNT_MASK 0x0000FFFF // MU_FAIL_PPDU_CNT[15..0]
1731+
1732+#define BN0_WF_MIB_TOP_M0B0SDR0_ADDR (BN0_WF_MIB_TOP_BASE + 0x100) // D100
1733+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_MASK 0xFFFF0000 // RTSRETRYCOUNT[31..16]
1734+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_SHFT 16
1735+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSTXCOUNT_MASK 0x0000FFFF // RTSTXCOUNT[15..0]
1736+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSTXCOUNT_SHFT 0
1737+#define BN0_WF_MIB_TOP_M0B0SDR1_ADDR (BN0_WF_MIB_TOP_BASE + 0x104) // D104
1738+#define BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_MASK 0xFFFF0000 // ACKFAILCOUNT[31..16]
1739+#define BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_SHFT 16
1740+#define BN0_WF_MIB_TOP_M0B0SDR1_BAMISSCOUNT_MASK 0x0000FFFF // BAMISSCOUNT[15..0]
1741+#define BN0_WF_MIB_TOP_M0B0SDR1_BAMISSCOUNT_SHFT 0
1742+#define BN0_WF_MIB_TOP_M0B0SDR2_ADDR (BN0_WF_MIB_TOP_BASE + 0x108) // D108
1743+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_MASK 0xFFFF0000 // FRAMERETRY2COUNT[31..16]
1744+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_SHFT 16
1745+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRYCOUNT_MASK 0x0000FFFF // FRAMERETRYCOUNT[15..0]
1746+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRYCOUNT_SHFT 0
1747+#define BN0_WF_MIB_TOP_M0B0SDR3_ADDR (BN0_WF_MIB_TOP_BASE + 0x10C) // D10C
1748+#define BN0_WF_MIB_TOP_M0B0SDR3_FRAMERETRY3COUNT_MASK 0x0000FFFF // FRAMERETRY3COUNT[15..0]
1749+#define BN0_WF_MIB_TOP_M0B0SDR3_FRAMERETRY3COUNT_SHFT 0
1750+#define BN0_WF_MIB_TOP_M0DR12_TX_DDLMT_RNG0_CNT_MASK 0x0000FFFF // TX_DDLMT_RNG0_CNT[15..0]
1751+
1752+
1753+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_MASK 0xFFFF0000 // TX_OK_COUNT2np1[31..16]
1754+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_SHFT 16
1755+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_MASK 0x0000FFFF // TX_OK_COUNT2n[15..0]
1756+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_SHFT 0
1757+
1758+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_MASK 0xFFFF0000 // TX_DATA_COUNT2np1[31..16]
1759+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_SHFT 16
1760+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_MASK 0x0000FFFF // TX_DATA_COUNT2n[15..0]
1761+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_SHFT 0
1762+
1763+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_MASK 0xFFFF0000 // RX_OK_COUNT2np1[31..16]
1764+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_SHFT 16
1765+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_MASK 0x0000FFFF // RX_OK_COUNT2n[15..0]
1766+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_SHFT 0
1767+
1768+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_MASK 0xFFFF0000 // RX_DATA_COUNT2np1[31..16]
1769+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_SHFT 16
1770+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_MASK 0x0000FFFF // RX_DATA_COUNT2n[15..0]
1771+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_SHFT 0
1772+
1773+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_MASK 0xFFFF0000 // RTSTXCOUNT2np1[31..16]
1774+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_SHFT 16
1775+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_MASK 0x0000FFFF // RTSTXCOUNT2n[15..0]
1776+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_SHFT 0
1777+
1778+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_MASK 0xFFFF0000 // RTSRETRYCOUNT2np1[31..16]
1779+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_SHFT 16
1780+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_MASK 0x0000FFFF // RTSRETRYCOUNT2n[15..0]
1781+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_SHFT 0
1782+
1783+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_MASK 0xFFFF0000 // BAMISSCOUNT2np1[31..16]
1784+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_SHFT 16
1785+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_MASK 0x0000FFFF // BAMISSCOUNT2n[15..0]
1786+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_SHFT 0
1787+
1788+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_MASK 0xFFFF0000 // ACKFAILCOUNT2np1[31..16]
1789+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_SHFT 16
1790+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_MASK 0x0000FFFF // ACKFAILCOUNT2n[15..0]
1791+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_SHFT 0
1792+
1793+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_MASK 0xFFFF0000 // FRAMERETRYCOUNT2np1[31..16]
1794+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_SHFT 16
1795+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_MASK 0x0000FFFF // FRAMERETRYCOUNT2n[15..0]
1796+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_SHFT 0
1797+
1798+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_MASK 0xFFFF0000 // FRAMERETRY2COUNT2np1[31..16]
1799+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_SHFT 16
1800+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_MASK 0x0000FFFF // FRAMERETRY2COUNT2n[15..0]
1801+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_SHFT 0
1802+
1803+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_MASK 0xFFFF0000 // FRAMERETRY3COUNT2np1[31..16]
1804+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_SHFT 16
1805+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_MASK 0x0000FFFF // FRAMERETRY3COUNT2n[15..0]
1806+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_SHFT 0
1807+/* TXD */
1808+
1809+#define MT_TXD1_ETYP BIT(15)
1810+#define MT_TXD1_VLAN BIT(14)
1811+#define MT_TXD1_RMVL BIT(13)
1812+#define MT_TXD1_AMS BIT(13)
1813+#define MT_TXD1_EOSP BIT(12)
1814+#define MT_TXD1_MRD BIT(11)
1815+
1816+#define MT_TXD7_CTXD BIT(26)
1817+#define MT_TXD7_CTXD_CNT GENMASK(25, 23)
1818+#define MT_TXD7_TAT GENMASK(9, 0)
1819+
1820+#endif
1821+#endif
1822diff --git a/mt7915/mtk_debugfs.c b/mt7915/mtk_debugfs.c
1823new file mode 100644
developer0c8e8a12023-02-16 10:56:52 +08001824index 00000000..530bde1a
developere2cc0fa2022-03-29 17:31:03 +08001825--- /dev/null
1826+++ b/mt7915/mtk_debugfs.c
developerd75d3632023-01-05 14:31:01 +08001827@@ -0,0 +1,3003 @@
developere2cc0fa2022-03-29 17:31:03 +08001828+#include<linux/inet.h>
1829+#include "mt7915.h"
1830+#include "mt7915_debug.h"
1831+#include "mac.h"
1832+#include "mcu.h"
1833+
1834+#ifdef MTK_DEBUG
1835+#define LWTBL_IDX2BASE_ID GENMASK(14, 8)
1836+#define LWTBL_IDX2BASE_DW GENMASK(7, 2)
1837+#define LWTBL_IDX2BASE(_id, _dw) (MT_DBG_WTBL_BASE | \
1838+ FIELD_PREP(LWTBL_IDX2BASE_ID, _id) | \
1839+ FIELD_PREP(LWTBL_IDX2BASE_DW, _dw))
1840+
1841+#define UWTBL_IDX2BASE_ID GENMASK(12, 6)
1842+#define UWTBL_IDX2BASE_DW GENMASK(5, 2)
1843+#define UWTBL_IDX2BASE(_id, _dw) (MT_DBG_UWTBL_TOP_BASE | 0x2000 | \
1844+ FIELD_PREP(UWTBL_IDX2BASE_ID, _id) | \
1845+ FIELD_PREP(UWTBL_IDX2BASE_DW, _dw))
1846+
1847+#define KEYTBL_IDX2BASE_KEY GENMASK(12, 6)
1848+#define KEYTBL_IDX2BASE_DW GENMASK(5, 2)
1849+#define KEYTBL_IDX2BASE(_key, _dw) (MT_DBG_UWTBL_TOP_BASE | 0x2000 | \
1850+ FIELD_PREP(KEYTBL_IDX2BASE_KEY, _key) | \
1851+ FIELD_PREP(KEYTBL_IDX2BASE_DW, _dw))
1852+
1853+enum mt7915_wtbl_type {
1854+ WTBL_TYPE_LMAC, /* WTBL in LMAC */
1855+ WTBL_TYPE_UMAC, /* WTBL in UMAC */
1856+ WTBL_TYPE_KEY, /* Key Table */
1857+ MAX_NUM_WTBL_TYPE
1858+};
1859+
1860+static int mt7915_wtbl_read_raw(struct mt7915_dev *dev, u16 idx,
1861+ enum mt7915_wtbl_type type, u16 start_dw,
1862+ u16 len, void *buf)
1863+{
1864+ u32 *dest_cpy = (u32 *)buf;
1865+ u32 size_dw = len;
1866+ u32 src = 0;
1867+
1868+ if (!buf)
1869+ return 0xFF;
1870+
1871+ if (type == WTBL_TYPE_LMAC) {
1872+ mt76_wr(dev, MT_DBG_WTBLON_TOP_WDUCR,
1873+ FIELD_PREP(MT_DBG_WTBLON_TOP_WDUCR_GROUP, (idx >> 7)));
1874+ src = LWTBL_IDX2BASE(idx, start_dw);
1875+ } else if (type == WTBL_TYPE_UMAC) {
1876+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1877+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1878+ src = UWTBL_IDX2BASE(idx, start_dw);
1879+ } else if (type == WTBL_TYPE_KEY) {
1880+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1881+ MT_UWTBL_TOP_WDUCR_TARGET |
1882+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1883+ src = KEYTBL_IDX2BASE(idx, start_dw);
1884+ }
1885+
1886+ while (size_dw--) {
1887+ *dest_cpy++ = mt76_rr(dev, src);
1888+ src += 4;
1889+ };
1890+
1891+ return 0;
1892+}
1893+
1894+static int mt7915_wtbl_write_raw(struct mt7915_dev *dev, u16 idx,
1895+ enum mt7915_wtbl_type type, u16 start_dw,
1896+ u32 val)
1897+{
1898+ u32 addr = 0;
1899+
1900+ if (type == WTBL_TYPE_LMAC) {
1901+ mt76_wr(dev, MT_DBG_WTBLON_TOP_WDUCR,
1902+ FIELD_PREP(MT_WTBLON_TOP_WDUCR_GROUP, (idx >> 7)));
1903+ addr = LWTBL_IDX2BASE(idx, start_dw);
1904+ } else if (type == WTBL_TYPE_UMAC) {
1905+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1906+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1907+ addr = UWTBL_IDX2BASE(idx, start_dw);
1908+ } else if (type == WTBL_TYPE_KEY) {
1909+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1910+ MT_UWTBL_TOP_WDUCR_TARGET |
1911+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1912+ addr = KEYTBL_IDX2BASE(idx, start_dw);
1913+ }
1914+
1915+ mt76_wr(dev, addr, val);
1916+
1917+ return 0;
1918+}
1919+
1920+void mt7915_packet_log_to_host(struct mt7915_dev *dev, const void *data, int len, int type, int des_len)
1921+{
1922+ struct bin_debug_hdr *hdr;
1923+ char *buf;
1924+
1925+ if (len > 1500 - sizeof(*hdr))
1926+ len = 1500 - sizeof(*hdr);
1927+
1928+ buf = kzalloc(sizeof(*hdr) + len, GFP_KERNEL);
1929+ if (!buf)
1930+ return;
1931+
1932+ hdr = (struct bin_debug_hdr *)buf;
1933+ hdr->magic_num = cpu_to_le32(PKT_BIN_DEBUG_MAGIC);
1934+ hdr->serial_id = cpu_to_le16(dev->dbg.fwlog_seq++);
1935+ hdr->msg_type = cpu_to_le16(type);
1936+ hdr->len = cpu_to_le16(len);
1937+ hdr->des_len = cpu_to_le16(des_len);
1938+
1939+ memcpy(buf + sizeof(*hdr), data, len);
1940+
1941+ mt7915_debugfs_rx_log(dev, buf, sizeof(*hdr) + len);
1942+}
1943+
1944+static int
1945+mt7915_fw_debug_module_set(void *data, u64 module)
1946+{
1947+ struct mt7915_dev *dev = data;
1948+
1949+ dev->dbg.fw_dbg_module = module;
1950+ return 0;
1951+}
1952+
1953+static int
1954+mt7915_fw_debug_module_get(void *data, u64 *module)
1955+{
1956+ struct mt7915_dev *dev = data;
1957+
1958+ *module = dev->dbg.fw_dbg_module;
1959+ return 0;
1960+}
1961+
1962+DEFINE_DEBUGFS_ATTRIBUTE(fops_fw_debug_module, mt7915_fw_debug_module_get,
1963+ mt7915_fw_debug_module_set, "%lld\n");
1964+
1965+static int
1966+mt7915_fw_debug_level_set(void *data, u64 level)
1967+{
1968+ struct mt7915_dev *dev = data;
1969+
1970+ dev->dbg.fw_dbg_lv = level;
1971+ mt7915_mcu_fw_dbg_ctrl(dev, dev->dbg.fw_dbg_module, dev->dbg.fw_dbg_lv);
1972+ return 0;
1973+}
1974+
1975+static int
1976+mt7915_fw_debug_level_get(void *data, u64 *level)
1977+{
1978+ struct mt7915_dev *dev = data;
1979+
1980+ *level = dev->dbg.fw_dbg_lv;
1981+ return 0;
1982+}
1983+
1984+DEFINE_DEBUGFS_ATTRIBUTE(fops_fw_debug_level, mt7915_fw_debug_level_get,
1985+ mt7915_fw_debug_level_set, "%lld\n");
1986+
1987+#define MAX_TX_MODE 12
1988+static char *HW_TX_MODE_STR[] = {"CCK", "OFDM", "HT-Mix", "HT-GF", "VHT",
1989+ "N/A", "N/A", "N/A", "HE_SU", "HE_EXT_SU",
1990+ "HE_TRIG", "HE_MU", "N/A"};
1991+static char *HW_TX_RATE_CCK_STR[] = {"1M", "2Mlong", "5.5Mlong", "11Mlong",
1992+ "N/A", "2Mshort", "5.5Mshort", "11Mshort",
1993+ "N/A"};
1994+static char *HW_TX_RATE_OFDM_STR[] = {"6M", "9M", "12M", "18M", "24M", "36M",
1995+ "48M", "54M", "N/A"};
1996+static char *fcap_str[] = {"20MHz", "20/40MHz", "20/40/80MHz",
1997+ "20/40/80/160/80+80MHz"};
1998+
1999+static char *hw_rate_ofdm_str(u16 ofdm_idx)
2000+{
2001+ switch (ofdm_idx) {
2002+ case 11: /* 6M */
2003+ return HW_TX_RATE_OFDM_STR[0];
2004+
2005+ case 15: /* 9M */
2006+ return HW_TX_RATE_OFDM_STR[1];
2007+
2008+ case 10: /* 12M */
2009+ return HW_TX_RATE_OFDM_STR[2];
2010+
2011+ case 14: /* 18M */
2012+ return HW_TX_RATE_OFDM_STR[3];
2013+
2014+ case 9: /* 24M */
2015+ return HW_TX_RATE_OFDM_STR[4];
2016+
2017+ case 13: /* 36M */
2018+ return HW_TX_RATE_OFDM_STR[5];
2019+
2020+ case 8: /* 48M */
2021+ return HW_TX_RATE_OFDM_STR[6];
2022+
2023+ case 12: /* 54M */
2024+ return HW_TX_RATE_OFDM_STR[7];
2025+
2026+ default:
2027+ return HW_TX_RATE_OFDM_STR[8];
2028+ }
2029+}
2030+
2031+static char *hw_rate_str(u8 mode, u16 rate_idx)
2032+{
2033+ if (mode == 0)
2034+ return rate_idx < 8 ? HW_TX_RATE_CCK_STR[rate_idx] : HW_TX_RATE_CCK_STR[8];
2035+ else if (mode == 1)
2036+ return hw_rate_ofdm_str(rate_idx);
2037+ else
2038+ return "MCS";
2039+}
2040+
2041+static void parse_rate(struct seq_file *s, u16 rate_idx, u16 txrate)
2042+{
2043+ u16 txmode, mcs, nss, stbc;
2044+
2045+ txmode = FIELD_GET(GENMASK(9, 6), txrate);
2046+ mcs = FIELD_GET(GENMASK(5, 0), txrate);
2047+ nss = FIELD_GET(GENMASK(12, 10), txrate);
2048+ stbc = FIELD_GET(BIT(13), txrate);
2049+
2050+ seq_printf(s, "\tRate%d(0x%x):TxMode=%d(%s), TxRate=%d(%s), Nsts=%d, STBC=%d\n",
2051+ rate_idx + 1, txrate,
2052+ txmode, (txmode < MAX_TX_MODE ? HW_TX_MODE_STR[txmode] : HW_TX_MODE_STR[MAX_TX_MODE]),
2053+ mcs, hw_rate_str(txmode, mcs), nss, stbc);
2054+}
2055+
2056+#define LWTBL_LEN_IN_DW 32
2057+#define UWTBL_LEN_IN_DW 8
2058+#define ONE_KEY_ENTRY_LEN_IN_DW 8
developer68e1eb22022-05-09 17:02:12 +08002059+static int mt7915_sta_info(struct seq_file *s, void *data)
2060+{
2061+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2062+ u8 lwtbl[LWTBL_LEN_IN_DW*4] = {0};
2063+ u16 i = 0;
2064+
2065+ for (i=0; i < mt7915_wtbl_size(dev); i++) {
2066+ mt7915_wtbl_read_raw(dev, i, WTBL_TYPE_LMAC, 0,
2067+ LWTBL_LEN_IN_DW, lwtbl);
2068+ if (lwtbl[4] || lwtbl[5] || lwtbl[6] || lwtbl[7] || lwtbl[0] || lwtbl[1])
2069+ seq_printf(s, "wcid:%d\tAddr: %02x:%02x:%02x:%02x:%02x:%02x\n",
2070+ i, lwtbl[4], lwtbl[5], lwtbl[6], lwtbl[7], lwtbl[0], lwtbl[1]);
2071+ }
2072+
2073+ return 0;
2074+}
2075+
developere2cc0fa2022-03-29 17:31:03 +08002076+static int mt7915_wtbl_read(struct seq_file *s, void *data)
2077+{
2078+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2079+ u8 lwtbl[LWTBL_LEN_IN_DW*4] = {0};
2080+ int x;
2081+ u32 *addr = 0;
2082+ u32 dw_value = 0;
2083+
2084+ mt7915_wtbl_read_raw(dev, dev->wlan_idx, WTBL_TYPE_LMAC, 0,
2085+ LWTBL_LEN_IN_DW, lwtbl);
2086+ seq_printf(s, "Dump WTBL info of WLAN_IDX:%d\n", dev->wlan_idx);
2087+ seq_printf(s, "LMAC WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
2088+ MT_DBG_WTBLON_TOP_WDUCR,
2089+ mt76_rr(dev, MT_DBG_WTBLON_TOP_WDUCR),
2090+ LWTBL_IDX2BASE(dev->wlan_idx, 0));
2091+ for (x = 0; x < LWTBL_LEN_IN_DW; x++) {
2092+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2093+ x,
2094+ lwtbl[x * 4 + 3],
2095+ lwtbl[x * 4 + 2],
2096+ lwtbl[x * 4 + 1],
2097+ lwtbl[x * 4]);
2098+ }
2099+
2100+ seq_printf(s, "\n\tAddr: %02x:%02x:%02x:%02x:%02x:%02x(D0[B0~15], D1[B0~31])\n",
2101+ lwtbl[4], lwtbl[5], lwtbl[6], lwtbl[7], lwtbl[0], lwtbl[1]);
2102+
2103+ // DW0, DW1
2104+ seq_printf(s, "LWTBL DW 0/1\n\t");
2105+ addr = (u32 *)&(lwtbl[0]);
2106+ dw_value = *addr;
2107+ seq_printf(s, "MUAR_IDX:%lu/ ", FIELD_GET(GENMASK(21, 16), dw_value));
2108+ seq_printf(s, "RCA1:%ld/ ", FIELD_GET(BIT(22), dw_value));
2109+ seq_printf(s, "KID:%lu/ ", FIELD_GET(GENMASK(24, 23), dw_value));
2110+ seq_printf(s, "RCID:%ld/ ", FIELD_GET(BIT(25), dw_value));
2111+ seq_printf(s, "FROM_DS:%ld\n\t", FIELD_GET(BIT(26), dw_value));
2112+ seq_printf(s, "TO_DS:%ld/ ", FIELD_GET(BIT(27), dw_value));
2113+ seq_printf(s, "RV:%ld/ ", FIELD_GET(BIT(28), dw_value));
2114+ seq_printf(s, "RCA2:%ld/ ", FIELD_GET(BIT(29), dw_value));
2115+ seq_printf(s, "WPI_FLAG:%ld\n", FIELD_GET(BIT(30), dw_value));
2116+
2117+ // DW2
2118+ seq_printf(s, "LWTBL DW 2\n\t");
2119+ addr = (u32 *)&(lwtbl[2*4]);
2120+ dw_value = *addr;
2121+ seq_printf(s, "AID12:%lu/ ", FIELD_GET(GENMASK(11, 0), dw_value));
2122+ seq_printf(s, "SU:%ld/ ", FIELD_GET(BIT(12), dw_value));
2123+ seq_printf(s, "SPP_EN:%ld/ ", FIELD_GET(BIT(13), dw_value));
2124+ seq_printf(s, "WPI_EVEN:%ld\n\t",FIELD_GET(BIT(14), dw_value));
2125+ seq_printf(s, "CIPHER:%lu/ ", FIELD_GET(GENMASK(20, 16), dw_value));
2126+ seq_printf(s, "CIPHER_IGTK:%lu/ ",FIELD_GET(GENMASK(22, 21), dw_value));
2127+ seq_printf(s, "AAD_OM:%ld\n\t", FIELD_GET(BIT(15), dw_value));
2128+ seq_printf(s, "SW:%ld/ ", FIELD_GET(BIT(24), dw_value));
2129+ seq_printf(s, "UL:%ld/ ", FIELD_GET(BIT(25), dw_value));
2130+ seq_printf(s, "TX_POWER_SAVE:%ld\n\t", FIELD_GET(BIT(26), dw_value));
2131+ seq_printf(s, "QOS:%ld/ ", FIELD_GET(BIT(27), dw_value));
2132+ seq_printf(s, "HT:%ld/ ", FIELD_GET(BIT(28), dw_value));
2133+ seq_printf(s, "VHT:%ld/ ", FIELD_GET(BIT(29), dw_value));
2134+ seq_printf(s, "HE:%ld/ ", FIELD_GET(BIT(30), dw_value));
2135+ seq_printf(s, "MESH:%ld\n", FIELD_GET(BIT(31), dw_value));
2136+
2137+ // DW3
2138+ seq_printf(s, "LWTBL DW 3\n\t");
2139+ addr = (u32 *)&(lwtbl[3*4]);
2140+ dw_value = *addr;
2141+ seq_printf(s, "WMM_Q:%lu/ ", FIELD_GET(GENMASK(1, 0), dw_value));
2142+ seq_printf(s, "RXD_DUP_MODE:%lu\n\t", FIELD_GET(GENMASK(3, 2), dw_value));
2143+ seq_printf(s, "VLAN2ETH:%ld/ ", FIELD_GET(BIT(4), dw_value));
2144+ seq_printf(s, "BEAM_CHG:%ld/ ", FIELD_GET(BIT(5), dw_value));
2145+ seq_printf(s, "DIS_BA256:%ld\n\t", FIELD_GET(BIT(6), dw_value));
2146+ seq_printf(s, "PFMU_IDX:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2147+ seq_printf(s, "ULPF_IDX:%lu\n\t", FIELD_GET(GENMASK(23, 16), dw_value));
2148+ seq_printf(s, "RIBF:%ld/ ", FIELD_GET(BIT(24), dw_value));
2149+ seq_printf(s, "ULPF:%ld\n\t", FIELD_GET(BIT(25), dw_value));
2150+ seq_printf(s, "IGN_FBK:%ld/ ", FIELD_GET(BIT(26), dw_value));
2151+ seq_printf(s, "TBF:%ld/ ", FIELD_GET(BIT(29), dw_value));
2152+ seq_printf(s, "TBF_VHT:%ld/ ", FIELD_GET(BIT(30), dw_value));
2153+ seq_printf(s, "TBF_HE:%ld\n", FIELD_GET(BIT(31), dw_value));
2154+
2155+ // DW4
2156+ seq_printf(s, "LWTBL DW 4\n\t");
2157+ addr = (u32 *)&(lwtbl[4*4]);
2158+ dw_value = *addr;
2159+ seq_printf(s, "ANT_ID_STS0:%lu/ ", FIELD_GET(GENMASK(2, 0), dw_value));
2160+ seq_printf(s, "STS1:%lu/ ", FIELD_GET(GENMASK(5, 3), dw_value));
2161+ seq_printf(s, "STS2:%lu/ ", FIELD_GET(GENMASK(8, 6), dw_value));
2162+ seq_printf(s, "STS3:%lu\n\t", FIELD_GET(GENMASK(11, 9), dw_value));
2163+ seq_printf(s, "ANT_ID_STS4:%lu/ ", FIELD_GET(GENMASK(14, 12), dw_value));
2164+ seq_printf(s, "STS5:%lu/ ", FIELD_GET(GENMASK(17, 15), dw_value));
2165+ seq_printf(s, "STS6:%ld/ ", FIELD_GET(GENMASK(20, 18), dw_value));
2166+ seq_printf(s, "STS7:%lu\n\t", FIELD_GET(GENMASK(23, 21), dw_value));
2167+ seq_printf(s, "CASCAD:%ld/ ", FIELD_GET(BIT(24), dw_value));
2168+ seq_printf(s, "LDPC_HT:%ld/ ", FIELD_GET(BIT(25), dw_value));
2169+ seq_printf(s, "LDPC_VHT:%ld/ ", FIELD_GET(BIT(26), dw_value));
2170+ seq_printf(s, "LDPC_HE:%ld\n\t", FIELD_GET(BIT(27), dw_value));
2171+ seq_printf(s, "DIS_RHTR:%ld/ ", FIELD_GET(BIT(28), dw_value));
2172+ seq_printf(s, "ALL_ACK:%ld/ ", FIELD_GET(BIT(29), dw_value));
2173+ seq_printf(s, "DROP:%ld/ ", FIELD_GET(BIT(30), dw_value));
2174+ seq_printf(s, "ACK_EN:%ld\n", FIELD_GET(BIT(31), dw_value));
2175+
2176+ // DW5
2177+ seq_printf(s, "LWTBL DW 5\n\t");
2178+ addr = (u32 *)&(lwtbl[5*4]);
2179+ dw_value = *addr;
2180+ seq_printf(s, "AF:%lu/ ", FIELD_GET(GENMASK(2, 0), dw_value));
2181+ seq_printf(s, "AF_HE:%lu/ ", FIELD_GET(GENMASK(4, 3), dw_value));
2182+ seq_printf(s, "RTS:%ld/ ", FIELD_GET(BIT(5), dw_value));
2183+ seq_printf(s, "SMPS:%ld/ ", FIELD_GET(BIT(6), dw_value));
2184+ seq_printf(s, "DYN_BW:%ld\n\t", FIELD_GET(BIT(7), dw_value));
2185+ seq_printf(s, "MMSS:%lu/ ", FIELD_GET(GENMASK(10, 8), dw_value));
2186+ seq_printf(s, "USR:%ld/ ", FIELD_GET(BIT(11), dw_value));
2187+ seq_printf(s, "SR_RATE:%lu/ ", FIELD_GET(GENMASK(14, 12), dw_value));
2188+ seq_printf(s, "SR_ABORT:%ld\n\t", FIELD_GET(BIT(15), dw_value));
2189+ seq_printf(s, "TX_POWER_OFFSET:%lu/ ", FIELD_GET(GENMASK(21, 16), dw_value));
2190+ seq_printf(s, "WTBL_MPDU_SIZE:%lu\n\t", FIELD_GET(GENMASK(23, 22), dw_value));
2191+ seq_printf(s, "PE:%lu/ ", FIELD_GET(GENMASK(25, 24), dw_value));
2192+ seq_printf(s, "DOPPL:%ld/ ", FIELD_GET(BIT(26), dw_value));
2193+ seq_printf(s, "TXOP_PS_CAP:%ld/ ", FIELD_GET(BIT(27), dw_value));
2194+ seq_printf(s, "DONOT_UPDATE_I_PSM:%ld\n\t", FIELD_GET(BIT(28), dw_value));
2195+ seq_printf(s, "I_PSM:%ld/ ", FIELD_GET(BIT(29), dw_value));
2196+ seq_printf(s, "PSM:%ld/ ", FIELD_GET(BIT(30), dw_value));
2197+ seq_printf(s, "SKIP_TX:%ld\n", FIELD_GET(BIT(31), dw_value));
2198+
2199+ // DW6
2200+ seq_printf(s, "LWTBL DW 6\n\t");
2201+ seq_printf(s, "TID 0/1/2/3/4/5/6/7 BA_WIN_SIZE:");
2202+ addr = (u32 *)&(lwtbl[6*4]);
2203+ dw_value = *addr;
2204+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(3, 0), dw_value));
2205+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(7, 4), dw_value));
2206+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(11, 8), dw_value));
2207+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(15, 12), dw_value));
2208+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(19, 16), dw_value));
2209+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(23, 20), dw_value));
2210+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(27, 24), dw_value));
2211+ seq_printf(s, "%lu\n", FIELD_GET(GENMASK(31, 28), dw_value));
2212+
2213+ // DW7
2214+ seq_printf(s, "LWTBL DW 7\n\t");
2215+ addr = (u32 *)&(lwtbl[7*4]);
2216+ dw_value = *addr;
2217+ seq_printf(s, "CBRN:%lu/ ", FIELD_GET(GENMASK(2, 0), dw_value));
2218+ seq_printf(s, "DBNSS_EN:%ld/ ", FIELD_GET(BIT(3), dw_value));
2219+ seq_printf(s, "BAF_EN:%ld/ ", FIELD_GET(BIT(4), dw_value));
2220+ seq_printf(s, "RDGBA:%ld\n\t", FIELD_GET(BIT(5), dw_value));
2221+ seq_printf(s, "RDG:%ld/ ", FIELD_GET(BIT(6), dw_value));
2222+ seq_printf(s, "SPE_IDX:%lu/ ", FIELD_GET(GENMASK(11, 7), dw_value));
2223+ seq_printf(s, "G2:%ld/ ", FIELD_GET(BIT(12), dw_value));
2224+ seq_printf(s, "G4:%ld/ ", FIELD_GET(BIT(13), dw_value));
2225+ seq_printf(s, "G8:%ld/ ", FIELD_GET(BIT(14), dw_value));
2226+ seq_printf(s, "G16:%ld\n\t", FIELD_GET(BIT(15), dw_value));
2227+ seq_printf(s, "G2_LTF:%lu/ ", FIELD_GET(GENMASK(17, 16), dw_value));
2228+ seq_printf(s, "G4_LTF:%lu/ ", FIELD_GET(GENMASK(19, 18), dw_value));
2229+ seq_printf(s, "G8_LTF:%lu/ ", FIELD_GET(GENMASK(21, 20), dw_value));
2230+ seq_printf(s, "G16_LTF:%lu\n\t", FIELD_GET(GENMASK(23, 22), dw_value));
2231+ seq_printf(s, "G2_HE:%lu/ ", FIELD_GET(GENMASK(25, 24), dw_value));
2232+ seq_printf(s, "G4_HE:%lu/ ", FIELD_GET(GENMASK(27, 27), dw_value));
2233+ seq_printf(s, "G8_HE:%lu/ ", FIELD_GET(GENMASK(29, 28), dw_value));
2234+ seq_printf(s, "G16_HE:%lu\n", FIELD_GET(GENMASK(31, 30), dw_value));
2235+
2236+ // DW8
2237+ seq_printf(s, "LWTBL DW 8\n\t");
2238+ addr = (u32 *)&(lwtbl[8*4]);
2239+ dw_value = *addr;
2240+ seq_printf(s, "FAIL_CNT_AC0:%lu/ ", FIELD_GET(GENMASK(4, 0), dw_value));
2241+ seq_printf(s, "AC1:%lu/ ", FIELD_GET(GENMASK(9, 5), dw_value));
2242+ seq_printf(s, "AC2:%lu/ ", FIELD_GET(GENMASK(14, 10), dw_value));
2243+ seq_printf(s, "AC3:%lu\n\t", FIELD_GET(GENMASK(19, 15), dw_value));
2244+ seq_printf(s, "PARTIAL_AID:%lu/ ", FIELD_GET(GENMASK(28, 20), dw_value));
2245+ seq_printf(s, "CHK_PER:%lu\n", FIELD_GET(BIT(31), dw_value));
2246+
2247+ // DW9
2248+ seq_printf(s, "LWTBL DW 9\n\t");
2249+ addr = (u32 *)&(lwtbl[9*4]);
2250+ dw_value = *addr;
2251+ seq_printf(s, "RX_AVG_MPDU:%lu/ ", FIELD_GET(GENMASK(13, 0), dw_value));
2252+ seq_printf(s, "PRITX_SW_MODE:%ld/ ", FIELD_GET(BIT(16), dw_value));
2253+ seq_printf(s, "PRITX_PLR:%ld\n\t", FIELD_GET(BIT(17), dw_value));
2254+ seq_printf(s, "PRITX_DCM:%ld/ ", FIELD_GET(BIT(18), dw_value));
2255+ seq_printf(s, "PRITX_ER160:%ld/ ", FIELD_GET(BIT(19), dw_value));
2256+ seq_printf(s, "PRITX_ERSU:%lu\n\t", FIELD_GET(BIT(20), dw_value));
2257+ seq_printf(s, "MPDU_FAIL_CNT:%lu/ ", FIELD_GET(GENMASK(25, 23), dw_value));
2258+ seq_printf(s, "MPDU_OK_CNT:%lu/ ", FIELD_GET(GENMASK(28, 26), dw_value));
2259+ seq_printf(s, "RATE_IDX:%lu\n\t", FIELD_GET(GENMASK(31, 29), dw_value));
2260+ seq_printf(s, "FCAP:%s\n", fcap_str[FIELD_GET(GENMASK(22, 21), dw_value)]);
2261+
2262+ // DW10
2263+ seq_printf(s, "LWTBL DW 10\n");
2264+ addr = (u32 *)&(lwtbl[10*4]);
2265+ dw_value = *addr;
2266+ parse_rate(s, 0, FIELD_GET(GENMASK(13, 0), dw_value));
2267+ parse_rate(s, 1, FIELD_GET(GENMASK(29, 16), dw_value));
2268+ // DW11
2269+ seq_printf(s, "LWTBL DW 11\n");
2270+ addr = (u32 *)&(lwtbl[11*4]);
2271+ dw_value = *addr;
2272+ parse_rate(s, 2, FIELD_GET(GENMASK(13, 0), dw_value));
2273+ parse_rate(s, 3, FIELD_GET(GENMASK(29, 16), dw_value));
2274+ // DW12
2275+ seq_printf(s, "LWTBL DW 12\n");
2276+ addr = (u32 *)&(lwtbl[12*4]);
2277+ dw_value = *addr;
2278+ parse_rate(s, 4, FIELD_GET(GENMASK(13, 0), dw_value));
2279+ parse_rate(s, 5, FIELD_GET(GENMASK(29, 16), dw_value));
2280+ // DW13
2281+ seq_printf(s, "LWTBL DW 13\n");
2282+ addr = (u32 *)&(lwtbl[13*4]);
2283+ dw_value = *addr;
2284+ parse_rate(s, 6, FIELD_GET(GENMASK(13, 0), dw_value));
2285+ parse_rate(s, 7, FIELD_GET(GENMASK(29, 16), dw_value));
2286+
2287+ //DW28
2288+ seq_printf(s, "LWTBL DW 28\n\t");
2289+ addr = (u32 *)&(lwtbl[28*4]);
2290+ dw_value = *addr;
2291+ seq_printf(s, "OM_INFO:%lu/ ", FIELD_GET(GENMASK(11, 0), dw_value));
2292+ seq_printf(s, "OM_RXD_DUP_MODE:%u\n\t", !!(dw_value & BIT(12)) );
2293+
2294+ //DW29
2295+ seq_printf(s, "LWTBL DW 29\n");
2296+ addr = (u32 *)&(lwtbl[29*4]);
2297+ dw_value = *addr;
2298+ seq_printf(s, "USER_RSSI:%lu/ ", FIELD_GET(GENMASK(8, 0), dw_value));
2299+ seq_printf(s, "USER_SNR:%lu/ ", FIELD_GET(GENMASK(14, 9), dw_value));
2300+ seq_printf(s, "RAPID_REACTION_RATE:%lu/ ", FIELD_GET(GENMASK(26, 16), dw_value));
2301+ seq_printf(s, "HT_AMSDU(Read Only):%u/ ", !!(dw_value & BIT(30)) );
2302+ seq_printf(s, "AMSDU_CROSS_LG(Read Only):%u\n\t ", !!(dw_value & BIT(31)));
2303+
2304+ //DW30
2305+ seq_printf(s, "LWTBL DW 30\n\t");
2306+ addr = (u32 *)&(lwtbl[30*4]);
2307+ dw_value = *addr;
2308+ seq_printf(s, "RCPI 0:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2309+ seq_printf(s, "RCPI 1:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2310+ seq_printf(s, "RCPI 2:%lu/ ", FIELD_GET(GENMASK(23, 16), dw_value));
2311+ seq_printf(s, "RCPI 3:%lu\n\t", FIELD_GET(GENMASK(31, 24), dw_value));
2312+
2313+ //DW31
2314+ seq_printf(s, "LWTBL DW 31\n\t");
2315+ addr = (u32 *)&(lwtbl[31*4]);
2316+ dw_value = *addr;
2317+ seq_printf(s, "RCPI 4:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2318+ seq_printf(s, "RCPI 5:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2319+ seq_printf(s, "RCPI 6:%lu/ ", FIELD_GET(GENMASK(23, 16), dw_value));
2320+ seq_printf(s, "RCPI 7:%lu\n\t", FIELD_GET(GENMASK(31, 24), dw_value));
2321+
2322+ return 0;
2323+}
2324+
2325+static int mt7915_uwtbl_read(struct seq_file *s, void *data)
2326+{
2327+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2328+ u8 uwtbl[UWTBL_LEN_IN_DW * 4] = {0};
2329+ u8 keytbl[ONE_KEY_ENTRY_LEN_IN_DW*4] = {0};
2330+ int x;
2331+ u32 *addr = 0;
2332+ u32 dw_value = 0;
2333+ u32 amsdu_len = 0;
2334+ u32 u2SN = 0;
2335+ u16 keyloc0, keyloc1;
2336+
2337+ mt7915_wtbl_read_raw(dev, dev->wlan_idx, WTBL_TYPE_UMAC, 0,
2338+ UWTBL_LEN_IN_DW, uwtbl);
2339+ seq_printf(s, "Dump WTBL info of WLAN_IDX:%d\n", dev->wlan_idx);
2340+ seq_printf(s, "UMAC WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
developer0c8e8a12023-02-16 10:56:52 +08002341+ MT_DBG_UWTBL_TOP_WDUCR,
2342+ mt76_rr(dev, MT_DBG_UWTBL_TOP_BASE),
developere2cc0fa2022-03-29 17:31:03 +08002343+ UWTBL_IDX2BASE(dev->wlan_idx, 0));
2344+ for (x = 0; x < UWTBL_LEN_IN_DW; x++) {
2345+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2346+ x,
2347+ uwtbl[x * 4 + 3],
2348+ uwtbl[x * 4 + 2],
2349+ uwtbl[x * 4 + 1],
2350+ uwtbl[x * 4]);
2351+ }
2352+
2353+ /* UMAC WTBL DW 0 */
2354+ seq_printf(s, "\nUWTBL PN\n\t");
2355+ addr = (u32 *)&(uwtbl[0]);
2356+ dw_value = *addr;
2357+ seq_printf(s, "PN0:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2358+ seq_printf(s, "PN1:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2359+ seq_printf(s, "PN2:%lu\n\t", FIELD_GET(GENMASK(23, 16), dw_value));
2360+ seq_printf(s, "PN3:%lu/ ", FIELD_GET(GENMASK(31, 24), dw_value));
2361+
2362+ addr = (u32 *)&(uwtbl[1 * 4]);
2363+ dw_value = *addr;
2364+ seq_printf(s, "PN4:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2365+ seq_printf(s, "PN5:%lu\n", FIELD_GET(GENMASK(15, 8), dw_value));
2366+
2367+ /* UMAC WTBL DW SN part */
2368+ seq_printf(s, "\nUWTBL SN\n");
2369+ addr = (u32 *)&(uwtbl[2 * 4]);
2370+ dw_value = *addr;
2371+ seq_printf(s, "TID0_AC0_SN:%lu\n", FIELD_GET(GENMASK(11, 0), dw_value));
2372+ seq_printf(s, "TID1_AC1_SN:%lu\n", FIELD_GET(GENMASK(23, 12), dw_value));
2373+
2374+ u2SN = FIELD_GET(GENMASK(31, 24), dw_value);
2375+ addr = (u32 *)&(uwtbl[3 * 4]);
2376+ dw_value = *addr;
2377+ u2SN |= FIELD_GET(GENMASK(3, 0), dw_value);
2378+ seq_printf(s, "TID2_AC2_SN:%u\n", u2SN);
2379+ seq_printf(s, "TID3_AC3_SN:%lu\n", FIELD_GET(GENMASK(15, 4), dw_value));
2380+ seq_printf(s, "TID4_SN:%lu\n", FIELD_GET(GENMASK(27, 16), dw_value));
2381+
2382+ u2SN = FIELD_GET(GENMASK(31, 28), dw_value);
2383+ addr = (u32 *)&(uwtbl[4 * 4]);
2384+ dw_value = *addr;
2385+ u2SN |= FIELD_GET(GENMASK(7, 0), dw_value);
2386+ seq_printf(s, "TID5_SN:%u\n", u2SN);
2387+ seq_printf(s, "TID6_SN:%lu\n", FIELD_GET(GENMASK(19, 8), dw_value));
2388+ seq_printf(s, "TID7_SN:%lu\n", FIELD_GET(GENMASK(31, 20), dw_value));
2389+
2390+ addr = (u32 *)&(uwtbl[1 * 4]);
2391+ dw_value = *addr;
2392+ seq_printf(s, "COM_SN:%lu\n", FIELD_GET(GENMASK(27, 16), dw_value));
2393+
2394+ /* UMAC WTBL DW 0 */
2395+ seq_printf(s, "\nUWTBL others\n");
2396+
2397+ addr = (u32 *)&(uwtbl[5 * 4]);
2398+ dw_value = *addr;
2399+ keyloc0 = FIELD_GET(GENMASK(10, 0), dw_value);
2400+ keyloc1 = FIELD_GET(GENMASK(26, 16), dw_value);
2401+ seq_printf(s, "\tKey Loc 1/2:%lu/%lu\n",
2402+ FIELD_GET(GENMASK(10, 0), dw_value),
2403+ FIELD_GET(GENMASK(26, 16), dw_value));
2404+ seq_printf(s, "\tUWTBL_QOS:%lu\n", FIELD_GET(BIT(27), dw_value));
2405+ seq_printf(s, "\tUWTBL_HT_VHT_HE:%lu\n", FIELD_GET(BIT(28), dw_value));
2406+
2407+ addr = (u32 *)&(uwtbl[6*4]);
2408+ dw_value = *addr;
2409+ seq_printf(s, "\tHW AMSDU Enable:%lu\n", FIELD_GET(BIT(9), dw_value));
2410+
2411+ amsdu_len = FIELD_GET(GENMASK(5, 0), dw_value);
2412+ if (amsdu_len == 0)
2413+ seq_printf(s, "\tHW AMSDU Len:invalid (WTBL value=0x%x)\n", amsdu_len);
2414+ else if (amsdu_len == 1)
2415+ seq_printf(s, "\tHW AMSDU Len:%d~%d (WTBL value=0x%x)\n",
2416+ 1,
2417+ 255,
2418+ amsdu_len);
2419+ else
2420+ seq_printf(s, "\tHW AMSDU Len:%d~%d (WTBL value=0x%x)\n",
2421+ 256 * (amsdu_len - 1),
2422+ 256 * (amsdu_len - 1) + 255,
2423+ amsdu_len
2424+ );
2425+ seq_printf(s, "\tHW AMSDU Num:%lu (WTBL value=0x%lx)\n",
2426+ FIELD_GET(GENMASK(8, 6), dw_value) + 1,
2427+ FIELD_GET(GENMASK(8, 6), dw_value));
2428+
2429+ /* Parse KEY link */
2430+ seq_printf(s, "\n\tkeyloc0:%d\n", keyloc0);
2431+ if(keyloc0 != GENMASK(10, 0)) {
2432+ mt7915_wtbl_read_raw(dev, keyloc0, WTBL_TYPE_KEY,
2433+ 0, ONE_KEY_ENTRY_LEN_IN_DW, keytbl);
2434+ seq_printf(s, "KEY WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
developer0c8e8a12023-02-16 10:56:52 +08002435+ MT_DBG_UWTBL_TOP_WDUCR,
2436+ mt76_rr(dev, MT_DBG_UWTBL_TOP_BASE),
developere2cc0fa2022-03-29 17:31:03 +08002437+ KEYTBL_IDX2BASE(keyloc0, 0));
2438+
2439+ for (x = 0; x < ONE_KEY_ENTRY_LEN_IN_DW; x++) {
2440+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2441+ x,
2442+ keytbl[x * 4 + 3],
2443+ keytbl[x * 4 + 2],
2444+ keytbl[x * 4 + 1],
2445+ keytbl[x * 4]);
2446+ }
2447+ }
2448+
2449+ seq_printf(s, "\n\tkeyloc1:%d\n", keyloc1);
2450+ if(keyloc1 != GENMASK(26, 16)) {
2451+ mt7915_wtbl_read_raw(dev, keyloc1, WTBL_TYPE_KEY,
2452+ 0, ONE_KEY_ENTRY_LEN_IN_DW, keytbl);
2453+ seq_printf(s, "KEY WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
developer0c8e8a12023-02-16 10:56:52 +08002454+ MT_DBG_UWTBL_TOP_WDUCR,
2455+ mt76_rr(dev, MT_DBG_UWTBL_TOP_BASE),
developere2cc0fa2022-03-29 17:31:03 +08002456+ KEYTBL_IDX2BASE(keyloc1, 0));
2457+
2458+ for (x = 0; x < ONE_KEY_ENTRY_LEN_IN_DW; x++) {
2459+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2460+ x,
2461+ keytbl[x * 4 + 3],
2462+ keytbl[x * 4 + 2],
2463+ keytbl[x * 4 + 1],
2464+ keytbl[x * 4]);
2465+ }
2466+ }
2467+ return 0;
2468+}
2469+
2470+static void
2471+dump_dma_tx_ring_info(struct seq_file *s, struct mt7915_dev *dev, char *str, u32 ring_base)
2472+{
2473+ u32 base, cnt, cidx, didx, queue_cnt;
2474+
2475+ base= mt76_rr(dev, ring_base);
2476+ cnt = mt76_rr(dev, ring_base + 4);
2477+ cidx = mt76_rr(dev, ring_base + 8);
2478+ didx = mt76_rr(dev, ring_base + 12);
2479+ queue_cnt = (cidx >= didx) ? (cidx - didx) : (cidx - didx + cnt);
2480+
2481+ seq_printf(s, "%20s %10x %10x %10x %10x %10x\n", str, base, cnt, cidx, didx, queue_cnt);
2482+}
2483+
2484+static void
2485+dump_dma_rx_ring_info(struct seq_file *s, struct mt7915_dev *dev, char *str, u32 ring_base)
2486+{
2487+ u32 base, cnt, cidx, didx, queue_cnt;
2488+
2489+ base= mt76_rr(dev, ring_base);
2490+ cnt = mt76_rr(dev, ring_base + 4);
2491+ cidx = mt76_rr(dev, ring_base + 8);
2492+ didx = mt76_rr(dev, ring_base + 12);
2493+ queue_cnt = (didx > cidx) ? (didx - cidx - 1) : (didx - cidx + cnt - 1);
2494+
2495+ seq_printf(s, "%20s %10x %10x %10x %10x %10x\n", str, base, cnt, cidx, didx, queue_cnt);
2496+}
2497+
2498+static void
2499+mt7915_show_host_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2500+{
2501+ u32 sys_ctrl[10] = {};
2502+
2503+ /* HOST DMA */
2504+ sys_ctrl[0] = mt76_rr(dev, MT_DBG_INT_SOURCE_CSR);
2505+ sys_ctrl[1] = mt76_rr(dev, MT_DBG_INT_MASK_CSR);
2506+ sys_ctrl[2] = mt76_rr(dev, MT_DBG_WFDMA0_INT_SOURCE_CSR);
2507+ sys_ctrl[3] = mt76_rr(dev, MT_DBG_WFDMA0_INT_MASK_CSR);
2508+ sys_ctrl[4] = mt76_rr(dev, MT_DBG_WFDMA1_INT_SOURCE_CSR);
2509+ sys_ctrl[5] = mt76_rr(dev, MT_DBG_WFDMA1_INT_MASK_CSR);
2510+ sys_ctrl[6] = mt76_rr(dev, MT_DBG_WFDMA0_GLO_CFG);
2511+ sys_ctrl[7] = mt76_rr(dev, MT_DBG_WFDMA1_GLO_CFG);
2512+ seq_printf(s, "HOST_DMA Configuration\n");
2513+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2514+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2515+ seq_printf(s, "%10s %10x %10x\n",
2516+ "Merge", sys_ctrl[0], sys_ctrl[1]);
2517+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2518+ "DMA0", sys_ctrl[2], sys_ctrl[3], sys_ctrl[6],
2519+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_TX_DMA_EN, sys_ctrl[6]),
2520+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_RX_DMA_EN, sys_ctrl[6]),
2521+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_TX_BUSY_MASK, sys_ctrl[6]),
2522+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_RX_BUSY_MASK, sys_ctrl[6]));
2523+
2524+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2525+ "DMA1", sys_ctrl[4], sys_ctrl[5], sys_ctrl[7],
2526+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_TX_DMA_EN, sys_ctrl[7]),
2527+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_RX_DMA_EN, sys_ctrl[7]),
2528+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_TX_BUSY_MASK, sys_ctrl[7]),
2529+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_RX_BUSY_MASK, sys_ctrl[7]));
2530+
2531+ sys_ctrl[0] = mt76_rr(dev, MT_DBG_INT1_SOURCE_CSR);
2532+ sys_ctrl[1] = mt76_rr(dev, MT_DBG_INT1_MASK_CSR);
2533+ sys_ctrl[2] = mt76_rr(dev, MT_DBG_WFDMA0_PCIE1_INT_SOURCE_CSR);
2534+ sys_ctrl[3] = mt76_rr(dev, MT_DBG_WFDMA0_PCIE1_INT_MASK_CSR);
2535+ sys_ctrl[4] = mt76_rr(dev, MT_DBG_WFDMA1_PCIE1_INT_SOURCE_CSR);
2536+ sys_ctrl[5] = mt76_rr(dev, MT_DBG_WFDMA1_PCIE1_INT_MASK_CSR);
2537+ sys_ctrl[6] = mt76_rr(dev, MT_DBG_WFDMA0_PCIE1_GLO_CFG);
2538+ sys_ctrl[7] = mt76_rr(dev, MT_DBG_WFDMA1_PCIE1_GLO_CFG);
2539+ seq_printf(s, "%10s %10x %10x\n",
2540+ "MergeP1", sys_ctrl[0], sys_ctrl[1]);
2541+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2542+ "DMA0P1", sys_ctrl[2], sys_ctrl[3], sys_ctrl[6],
2543+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_DMA_EN, sys_ctrl[6]),
2544+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_DMA_EN, sys_ctrl[6]),
2545+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_BUSY_MASK, sys_ctrl[6]),
2546+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_BUSY_MASK, sys_ctrl[6]));
2547+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2548+ "DMA1P1", sys_ctrl[4], sys_ctrl[5], sys_ctrl[7],
2549+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_DMA_EN, sys_ctrl[7]),
2550+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_DMA_EN, sys_ctrl[7]),
2551+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_BUSY_MASK, sys_ctrl[7]),
2552+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_BUSY_MASK, sys_ctrl[7]));
2553+
2554+ seq_printf(s, "HOST_DMA0 Ring Configuration\n");
2555+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2556+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2557+ dump_dma_rx_ring_info(s, dev, "R0:Data0(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(0));
2558+ dump_dma_rx_ring_info(s, dev, "R1:Data1(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(1));
2559+
2560+ seq_printf(s, "HOST_DMA0 PCIe 1 Ring Configuration\n");
2561+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2562+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2563+ dump_dma_rx_ring_info(s, dev, "R1:Data1(MAC2H)", MT_DBG_WFDMA0_PCIE1_RX1_CTRL0);
2564+
2565+ seq_printf(s, "HOST_DMA1 Ring Configuration\n");
2566+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2567+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2568+ dump_dma_tx_ring_info(s, dev, "T16:FWDL", MT_DBG_TX_RING_CTRL(0));
2569+ dump_dma_tx_ring_info(s, dev, "T17:Cmd(H2WM)", MT_DBG_TX_RING_CTRL(1));
developerd75d3632023-01-05 14:31:01 +08002570+ if (mtk_wed_device_active(&dev->mt76.mmio.wed)) {
2571+ dump_dma_tx_ring_info(s, dev, "T18:TXD0(H2WA)", MT_DBG_WFDMA_WED_TX_CTRL(0));
2572+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_WFDMA_WED_TX_CTRL(1));
2573+ } else {
2574+ dump_dma_tx_ring_info(s, dev, "T18:TXD0(H2WA)", MT_DBG_TX_RING_CTRL(2));
2575+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_TX_RING_CTRL(3));
2576+ }
developere2cc0fa2022-03-29 17:31:03 +08002577+ dump_dma_tx_ring_info(s, dev, "T20:Cmd(H2WA)", MT_DBG_TX_RING_CTRL(4));
2578+ dump_dma_rx_ring_info(s, dev, "R0:Event(WM2H)", MT_DBG_RX_EVENT_RING_CTRL(0));
developerd75d3632023-01-05 14:31:01 +08002579+ if (mtk_wed_device_active(&dev->mt76.mmio.wed))
2580+ dump_dma_rx_ring_info(s, dev, "R1:TxDone(WA2H)", MT_DBG_WFDMA_WED_RX_CTRL(1));
2581+ else
2582+ dump_dma_rx_ring_info(s, dev, "R1:Event0(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(1));
developere2cc0fa2022-03-29 17:31:03 +08002583+ dump_dma_rx_ring_info(s, dev, "R2:Event1(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(2));
2584+
2585+ seq_printf(s, "HOST_DMA1 PCIe 1 Ring Configuration\n");
2586+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2587+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2588+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_WFDMA1_PCIE1_TX19_CTRL0);
2589+ dump_dma_rx_ring_info(s, dev, "R2:Event1(WA2H)", MT_DBG_WFDMA1_PCIE1_RX2_CTRL0);
2590+}
2591+
2592+static void
2593+mt7915_show_mcu_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2594+{
2595+ u32 sys_ctrl[9] = {};
2596+
2597+ /* MCU DMA information */
2598+ sys_ctrl[0] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_ADDR);
2599+ sys_ctrl[1] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_STA_ADDR);
2600+ sys_ctrl[2] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_ENA_ADDR);
2601+
2602+ sys_ctrl[3] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_ADDR);
2603+ sys_ctrl[4] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_HOST_INT_STA_ADDR);
2604+ sys_ctrl[5] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_HOST_INT_ENA_ADDR);
2605+ sys_ctrl[6] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_ADDR);
2606+ sys_ctrl[7] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_STA_ADDR);
2607+ sys_ctrl[8] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_ENA_ADDR);
2608+
2609+ seq_printf(s, "MCU_DMA Configuration\n");
2610+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2611+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2612+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2613+ "DMA0", sys_ctrl[1], sys_ctrl[2], sys_ctrl[0],
2614+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2615+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2616+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2617+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2618+
2619+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2620+ "DMA1", sys_ctrl[4], sys_ctrl[5], sys_ctrl[3],
2621+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2622+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2623+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2624+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2625+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2626+ "DMA1P1", sys_ctrl[7], sys_ctrl[8], sys_ctrl[6],
2627+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2628+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2629+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2630+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2631+
2632+ seq_printf(s, "MCU_DMA0 Ring Configuration\n");
2633+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2634+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2635+ dump_dma_tx_ring_info(s, dev, "T0:TXD(WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING0_CTRL0_ADDR);
2636+ dump_dma_tx_ring_info(s, dev, "T1:TXCMD(WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING1_CTRL0_ADDR);
2637+ dump_dma_tx_ring_info(s, dev, "T2:TXD(WA2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING2_CTRL0_ADDR);
2638+ dump_dma_rx_ring_info(s, dev, "R0:Data(MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING0_CTRL0_ADDR);
2639+ dump_dma_rx_ring_info(s, dev, "R1:TxDone(MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING1_CTRL0_ADDR);
2640+ dump_dma_rx_ring_info(s, dev, "R2:SPL(MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING2_CTRL0_ADDR);
2641+ dump_dma_rx_ring_info(s, dev, "R3:TxDone(MAC2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING3_CTRL0_ADDR);
2642+ dump_dma_rx_ring_info(s, dev, "R4:TXS(MAC2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING4_CTRL0_ADDR);
2643+
2644+ seq_printf(s, "MCU_DMA1 Ring Configuration\n");
2645+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2646+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2647+ dump_dma_tx_ring_info(s, dev, "T0:Event(WM2H)", WF_WFDMA_MCU_DMA1_WPDMA_TX_RING0_CTRL0_ADDR);
2648+ dump_dma_tx_ring_info(s, dev, "T1:Event0(WA2H)", WF_WFDMA_MCU_DMA1_WPDMA_TX_RING1_CTRL0_ADDR);
2649+ dump_dma_tx_ring_info(s, dev, "T2:Event1(WA2H)", WF_WFDMA_MCU_DMA1_WPDMA_TX_RING2_CTRL0_ADDR);
2650+ dump_dma_rx_ring_info(s, dev, "R0:FWDL", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING0_CTRL0_ADDR);
2651+ dump_dma_rx_ring_info(s, dev, "R1:Cmd(H2WM)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING1_CTRL0_ADDR);
2652+ dump_dma_rx_ring_info(s, dev, "R2:TXD0(H2WA)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING2_CTRL0_ADDR);
2653+ dump_dma_rx_ring_info(s, dev, "R3:TXD1(H2WA)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING3_CTRL0_ADDR);
2654+ dump_dma_rx_ring_info(s, dev, "R4:Cmd(H2WA)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING4_CTRL0_ADDR);
2655+
2656+ seq_printf(s, "MCU_DMA1 PCIe 1 Ring Configuration\n");
2657+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2658+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2659+ dump_dma_tx_ring_info(s, dev, "T2:Event1(WA2H)", WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_TX_RING2_CTRL0_ADDR);
2660+ dump_dma_rx_ring_info(s, dev, "R3:TXD1(H2WA)", WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_RX_RING3_CTRL0_ADDR);
2661+}
2662+
2663+static void
2664+mt7986_show_host_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2665+{
2666+ u32 sys_ctrl[5] = {};
2667+
2668+ /* HOST DMA */
2669+ sys_ctrl[0] = mt76_rr(dev, MT_DBG_INT_SOURCE_CSR);
2670+ sys_ctrl[1] = mt76_rr(dev, MT_DBG_INT_MASK_CSR);
2671+ sys_ctrl[2] = mt76_rr(dev, MT_DBG_WFDMA0_INT_SOURCE_CSR);
2672+ sys_ctrl[3] = mt76_rr(dev, MT_DBG_WFDMA0_INT_MASK_CSR);
2673+ sys_ctrl[4] = mt76_rr(dev, MT_DBG_WFDMA0_GLO_CFG);
2674+
2675+ seq_printf(s, "HOST_DMA Configuration\n");
2676+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2677+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2678+ seq_printf(s, "%10s %10x %10x\n",
2679+ "Merge", sys_ctrl[0], sys_ctrl[1]);
2680+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2681+ "DMA0", sys_ctrl[2], sys_ctrl[3], sys_ctrl[4],
2682+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_EN_MASK, sys_ctrl[4]),
2683+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_EN_MASK, sys_ctrl[4]),
2684+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_BUSY_MASK, sys_ctrl[4]),
2685+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_BUSY_MASK, sys_ctrl[4]));
2686+
2687+
2688+ seq_printf(s, "HOST_DMA0 Ring Configuration\n");
2689+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2690+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2691+ dump_dma_tx_ring_info(s, dev, "T16:FWDL", MT_DBG_TX_RING_CTRL(0));
2692+ dump_dma_tx_ring_info(s, dev, "T17:Cmd(H2WM)", MT_DBG_TX_RING_CTRL(1));
developerd75d3632023-01-05 14:31:01 +08002693+
2694+ if (is_mt7916(&dev->mt76) && mtk_wed_device_active(&dev->mt76.mmio.wed)) {
2695+ dump_dma_tx_ring_info(s, dev, "T18:TXD0(H2WA)", MT_DBG_WFDMA_WED_TX_CTRL(0));
2696+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_WFDMA_WED_TX_CTRL(1));
2697+ } else {
2698+ dump_dma_tx_ring_info(s, dev, "T18:TXD0(H2WA)", MT_DBG_TX_RING_CTRL(2));
2699+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_TX_RING_CTRL(3));
2700+ }
2701+
developere2cc0fa2022-03-29 17:31:03 +08002702+ dump_dma_tx_ring_info(s, dev, "T20:Cmd(H2WA)", MT_DBG_TX_RING_CTRL(4));
2703+ dump_dma_rx_ring_info(s, dev, "R0:Event(WM2H)", MT_DBG_RX_DATA_RING_CTRL(0));
2704+ dump_dma_rx_ring_info(s, dev, "R1:Event(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(1));
developerd75d3632023-01-05 14:31:01 +08002705+ if (is_mt7916(&dev->mt76) && mtk_wed_device_active(&dev->mt76.mmio.wed))
2706+ dump_dma_rx_ring_info(s, dev, "R2:TxDone(WA2H)", MT_DBG_WFDMA_WED_RX_CTRL(1));
2707+ else
2708+ dump_dma_rx_ring_info(s, dev, "R2:TxDone(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(2));
developere2cc0fa2022-03-29 17:31:03 +08002709+ dump_dma_rx_ring_info(s, dev, "R3:TxDone1(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(3));
2710+ dump_dma_rx_ring_info(s, dev, "R4:Data0(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(0));
2711+ dump_dma_rx_ring_info(s, dev, "R5:Data1(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(1));
2712+}
2713+
2714+static void
2715+mt7986_show_mcu_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2716+{
2717+ u32 sys_ctrl[3] = {};
2718+
2719+ /* MCU DMA information */
2720+ sys_ctrl[0] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_ADDR);
2721+ sys_ctrl[1] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_STA_ADDR);
2722+ sys_ctrl[2] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_ENA_ADDR);
2723+
2724+ seq_printf(s, "MCU_DMA Configuration\n");
2725+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2726+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2727+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2728+ "DMA0", sys_ctrl[1], sys_ctrl[2], sys_ctrl[0],
2729+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2730+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2731+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2732+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2733+
2734+ seq_printf(s, "MCU_DMA0 Ring Configuration\n");
2735+ seq_printf(s, "%22s %10s %10s %10s %10s %10s\n",
2736+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2737+ dump_dma_tx_ring_info(s, dev, "T0:Event (WM2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING0_CTRL0_ADDR);
2738+ dump_dma_tx_ring_info(s, dev, "T1:Event (WA2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING1_CTRL0_ADDR);
2739+ dump_dma_tx_ring_info(s, dev, "T2:TxDone (WA2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING2_CTRL0_ADDR);
2740+ dump_dma_tx_ring_info(s, dev, "T3:TxDone1 (WA2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING3_CTRL0_ADDR);
2741+ dump_dma_tx_ring_info(s, dev, "T4:TXD (WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING4_CTRL0_ADDR);
2742+ dump_dma_tx_ring_info(s, dev, "T5:TXCMD (WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING5_CTRL0_ADDR);
2743+ dump_dma_tx_ring_info(s, dev, "T6:TXD (WA2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING6_CTRL0_ADDR);
2744+ dump_dma_rx_ring_info(s, dev, "R0:FWDL", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING0_CTRL0_ADDR);
2745+ dump_dma_rx_ring_info(s, dev, "R1:Cmd (H2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING1_CTRL0_ADDR);
2746+ dump_dma_rx_ring_info(s, dev, "R2:TXD (H2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING2_CTRL0_ADDR);
2747+ dump_dma_rx_ring_info(s, dev, "R3:TXD1 (H2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING3_CTRL0_ADDR);
2748+ dump_dma_rx_ring_info(s, dev, "R4:Cmd (H2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING4_CTRL0_ADDR);
2749+ dump_dma_rx_ring_info(s, dev, "R5:Data (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING5_CTRL0_ADDR);
2750+ dump_dma_rx_ring_info(s, dev, "R6:TxDone/STS (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING6_CTRL0_ADDR);
2751+ dump_dma_rx_ring_info(s, dev, "R7:RPT (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING7_CTRL0_ADDR);
2752+ dump_dma_rx_ring_info(s, dev, "R8:TxDone/STS (MAC2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING8_CTRL0_ADDR);
2753+ dump_dma_rx_ring_info(s, dev, "R9:Data1 (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING9_CTRL0_ADDR);
2754+
2755+}
2756+
2757+static void
2758+mt7915_show_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2759+{
2760+ u32 sys_ctrl[10] = {};
2761+
2762+ if(is_mt7915(&dev->mt76)) {
2763+ mt7915_show_host_dma_info(s, dev);
2764+ mt7915_show_mcu_dma_info(s, dev);
2765+ } else {
2766+ mt7986_show_host_dma_info(s, dev);
2767+ mt7986_show_mcu_dma_info(s, dev);
2768+ }
2769+
2770+ /* MEM DMA information */
2771+ sys_ctrl[0] = mt76_rr(dev, WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_ADDR);
2772+ sys_ctrl[1] = mt76_rr(dev, WF_WFDMA_MEM_DMA_HOST_INT_STA_ADDR);
2773+ sys_ctrl[2] = mt76_rr(dev, WF_WFDMA_MEM_DMA_HOST_INT_ENA_ADDR);
2774+
2775+ seq_printf(s, "MEM_DMA Configuration\n");
2776+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2777+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2778+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2779+ "MEM", sys_ctrl[1], sys_ctrl[2], sys_ctrl[0],
2780+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2781+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2782+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2783+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2784+
2785+ seq_printf(s, "MEM_DMA Ring Configuration\n");
2786+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2787+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2788+ dump_dma_tx_ring_info(s, dev, "T0:CmdEvent(WM2WA)", WF_WFDMA_MEM_DMA_WPDMA_TX_RING0_CTRL0_ADDR);
2789+ dump_dma_tx_ring_info(s, dev, "T1:CmdEvent(WA2WM)", WF_WFDMA_MEM_DMA_WPDMA_TX_RING1_CTRL0_ADDR);
2790+ dump_dma_rx_ring_info(s, dev, "R0:CmdEvent(WM2WA)", WF_WFDMA_MEM_DMA_WPDMA_RX_RING0_CTRL0_ADDR);
2791+ dump_dma_rx_ring_info(s, dev, "R1:CmdEvent(WA2WM)", WF_WFDMA_MEM_DMA_WPDMA_RX_RING1_CTRL0_ADDR);
2792+}
2793+
2794+static int mt7915_trinfo_read(struct seq_file *s, void *data)
2795+{
2796+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2797+ const struct hif_pci_tx_ring_desc *tx_ring_layout;
2798+ const struct hif_pci_rx_ring_desc *rx_ring_layout;
developerd75d3632023-01-05 14:31:01 +08002799+ struct mtk_wed_device *wed = &dev->mt76.mmio.wed;
developere2cc0fa2022-03-29 17:31:03 +08002800+ u32 tx_ring_num, rx_ring_num;
2801+ u32 tbase[5], tcnt[5];
2802+ u32 tcidx[5], tdidx[5];
2803+ u32 rbase[6], rcnt[6];
2804+ u32 rcidx[6], rdidx[6];
2805+ int idx;
developerd75d3632023-01-05 14:31:01 +08002806+ bool flags = false;
developere2cc0fa2022-03-29 17:31:03 +08002807+
2808+ if(is_mt7915(&dev->mt76)) {
2809+ tx_ring_layout = &mt7915_tx_ring_layout[0];
2810+ rx_ring_layout = &mt7915_rx_ring_layout[0];
2811+ tx_ring_num = ARRAY_SIZE(mt7915_tx_ring_layout);
2812+ rx_ring_num = ARRAY_SIZE(mt7915_rx_ring_layout);
2813+ } else {
2814+ tx_ring_layout = &mt7986_tx_ring_layout[0];
2815+ rx_ring_layout = &mt7986_rx_ring_layout[0];
2816+ tx_ring_num = ARRAY_SIZE(mt7986_tx_ring_layout);
2817+ rx_ring_num = ARRAY_SIZE(mt7986_rx_ring_layout);
2818+ }
2819+
2820+ for (idx = 0; idx < tx_ring_num; idx++) {
developerd75d3632023-01-05 14:31:01 +08002821+ if (mtk_wed_device_active(wed) &&
2822+ (tx_ring_layout[idx].ring_attr == HIF_TX_DATA)) {
2823+ struct mt76_phy *phy = dev->mt76.phys[MT_BAND0];
2824+ struct mt76_phy *ext_phy = dev->mt76.phys[MT_BAND1];
2825+ struct mt76_queue *q;
2826+
2827+ tbase[idx] = tcnt[idx] = tcidx[idx] = tdidx[idx] = 0;
2828+
2829+ if (!phy)
2830+ continue;
2831+
2832+ if (flags && !ext_phy)
2833+ continue;
2834+
2835+ if (flags && ext_phy)
2836+ phy = ext_phy;
2837+
2838+ q = phy->q_tx[0];
2839+
2840+ if (q->wed_regs) {
2841+ tbase[idx] = mtk_wed_device_reg_read(wed, q->wed_regs);
2842+ tcnt[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x04);
2843+ tcidx[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x08);
2844+ tdidx[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x0c);
2845+ }
2846+
2847+ flags = true;
2848+ } else {
2849+ tbase[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx));
2850+ tcnt[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx) + 0x04);
2851+ tcidx[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx) + 0x08);
2852+ tdidx[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx) + 0x0c);}
developere2cc0fa2022-03-29 17:31:03 +08002853+ }
2854+
2855+ for (idx = 0; idx < rx_ring_num; idx++) {
developerd75d3632023-01-05 14:31:01 +08002856+ if (rx_ring_layout[idx].ring_attr == HIF_RX_DATA) {
2857+ if (mtk_wed_device_active(wed) && mtk_wed_get_rx_capa(wed)) {
2858+ struct mt76_queue *q = &dev->mt76.q_rx[MT_RXQ_MAIN];
2859+
2860+ rbase[idx] = rcnt[idx] = rcidx[idx] = rdidx[idx] = 0;
2861+
2862+ if (idx == 1)
2863+ q = &dev->mt76.q_rx[MT_RXQ_BAND1];
2864+
2865+ if (q->wed_regs) {
2866+ rbase[idx] = mtk_wed_device_reg_read(wed, q->wed_regs);
2867+ rcnt[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x04);
2868+ rcidx[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x08);
2869+ rdidx[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x0c);
2870+ }
2871+ } else {
2872+ rbase[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx));
2873+ rcnt[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx) + 0x04);
2874+ rcidx[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx) + 0x08);
2875+ rdidx[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx) + 0x0c);
2876+ }
developere2cc0fa2022-03-29 17:31:03 +08002877+ } else {
developerd75d3632023-01-05 14:31:01 +08002878+ if (mtk_wed_device_active(wed) && rx_ring_layout[idx].flags) {
2879+ struct mt76_queue *q = &dev->mt76.q_rx[MT_RXQ_MAIN_WA];
2880+
2881+ if (is_mt7915(&dev->mt76))
2882+ q = &dev->mt76.q_rx[MT_RXQ_MCU_WA];
2883+
2884+ rbase[idx] = mtk_wed_device_reg_read(wed, q->wed_regs);
2885+ rcnt[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x04);
2886+ rcidx[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x08);
2887+ rdidx[idx] = mtk_wed_device_reg_read(wed, q->wed_regs + 0x0c);
2888+
2889+ } else {
2890+ rbase[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2));
2891+ rcnt[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2) + 0x04);
2892+ rcidx[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2) + 0x08);
2893+ rdidx[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2) + 0x0c);
2894+ }
developere2cc0fa2022-03-29 17:31:03 +08002895+ }
2896+ }
2897+
2898+ seq_printf(s, "=================================================\n");
2899+ seq_printf(s, "TxRing Configuration\n");
2900+ seq_printf(s, "%4s %10s %8s %1s %6s %6s %6s %6s\n",
2901+ "Idx", "Attr", "Reg", "Base", "Cnt", "CIDX", "DIDX",
2902+ "QCnt");
2903+ for (idx = 0; idx < tx_ring_num; idx++) {
2904+ u32 queue_cnt;
2905+
2906+ queue_cnt = (tcidx[idx] >= tdidx[idx]) ?
2907+ (tcidx[idx] - tdidx[idx]) :
2908+ (tcidx[idx] - tdidx[idx] + tcnt[idx]);
2909+ seq_printf(s, "%4d %8s %8x %10x %6x %6x %6x %6x\n",
2910+ idx, tx_ring_layout[idx].ring_info,
2911+ MT_DBG_TX_RING_CTRL(idx), tbase[idx],
2912+ tcnt[idx], tcidx[idx], tdidx[idx], queue_cnt);
2913+ }
2914+
2915+ seq_printf(s, "RxRing Configuration\n");
2916+ seq_printf(s, "%4s %10s %8s %10s %6s %6s %6s %6s\n",
2917+ "Idx", "Attr", "Reg", "Base", "Cnt", "CIDX", "DIDX",
2918+ "QCnt");
2919+
2920+ for (idx = 0; idx < rx_ring_num; idx++) {
2921+ u32 queue_cnt;
2922+
2923+ queue_cnt = (rdidx[idx] > rcidx[idx]) ?
2924+ (rdidx[idx] - rcidx[idx] - 1) :
2925+ (rdidx[idx] - rcidx[idx] + rcnt[idx] - 1);
2926+ seq_printf(s, "%4d %8s %8x %10x %6x %6x %6x %6x\n",
2927+ idx, rx_ring_layout[idx].ring_info,
2928+ (idx < 2) ? MT_DBG_RX_DATA_RING_CTRL(idx): MT_DBG_RX_EVENT_RING_CTRL(idx - 2),
2929+ rbase[idx], rcnt[idx], rcidx[idx], rdidx[idx], queue_cnt);
2930+ }
2931+
2932+ mt7915_show_dma_info(s, dev);
2933+ return 0;
2934+}
2935+
2936+static int mt7915_drr_info(struct seq_file *s, void *data)
2937+{
2938+#define DL_AC_START 0x00
2939+#define DL_AC_END 0x0F
2940+#define UL_AC_START 0x10
2941+#define UL_AC_END 0x1F
2942+
2943+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2944+ u32 drr_sta_status[16];
2945+ u32 drr_ctrl_def_val = 0x80220000, drr_ctrl_val = 0;
2946+ bool is_show = false;
2947+ int idx, sta_line = 0, sta_no = 0, max_sta_line = (mt7915_wtbl_size(dev) + 31) / 32;
2948+ seq_printf(s, "DRR Table STA Info:\n");
2949+
2950+ for (idx = DL_AC_START; idx <= DL_AC_END; idx++) {
2951+ is_show = true;
2952+ drr_ctrl_val = (drr_ctrl_def_val | idx);
2953+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2954+ drr_sta_status[0] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2955+ drr_sta_status[1] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2956+ drr_sta_status[2] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2957+ drr_sta_status[3] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2958+ drr_sta_status[4] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2959+ drr_sta_status[5] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2960+ drr_sta_status[6] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2961+ drr_sta_status[7] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2962+
2963+ if (is_mt7915(&dev->mt76) && max_sta_line > 8) {
2964+ drr_ctrl_val = (drr_ctrl_def_val | idx | 1 << 10);
2965+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2966+ drr_sta_status[8] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2967+ drr_sta_status[9] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2968+ drr_sta_status[10] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2969+ drr_sta_status[11] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2970+ drr_sta_status[12] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2971+ drr_sta_status[13] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2972+ drr_sta_status[14] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2973+ drr_sta_status[15] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2974+ }
2975+ if (!is_mt7915(&dev->mt76))
2976+ max_sta_line = 8;
2977+
2978+ for (sta_line = 0; sta_line < max_sta_line; sta_line++) {
2979+ if (drr_sta_status[sta_line] > 0) {
2980+ for (sta_no = 0; sta_no < 32; sta_no++) {
2981+ if (((drr_sta_status[sta_line] & (0x1 << sta_no)) >> sta_no)) {
2982+ if (is_show) {
2983+ seq_printf(s, "\n DL AC%02d Queue Non-Empty STA:\n", idx);
2984+ is_show = false;
2985+ }
2986+ seq_printf(s, "%d ", sta_no + (sta_line * 32));
2987+ }
2988+ }
2989+ }
2990+ }
2991+ }
2992+
2993+ for (idx = UL_AC_START; idx <= UL_AC_END; idx++) {
2994+ is_show = true;
2995+ drr_ctrl_val = (drr_ctrl_def_val | idx);
2996+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2997+ drr_sta_status[0] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2998+ drr_sta_status[1] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2999+ drr_sta_status[2] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
3000+ drr_sta_status[3] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
3001+ drr_sta_status[4] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
3002+ drr_sta_status[5] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
3003+ drr_sta_status[6] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
3004+ drr_sta_status[7] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
3005+
3006+ if (is_mt7915(&dev->mt76) && max_sta_line > 8) {
3007+ drr_ctrl_val = (drr_ctrl_def_val | idx | 1 << 10);
3008+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
3009+ drr_sta_status[8] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
3010+ drr_sta_status[9] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
3011+ drr_sta_status[10] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
3012+ drr_sta_status[11] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
3013+ drr_sta_status[12] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
3014+ drr_sta_status[13] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
3015+ drr_sta_status[14] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
3016+ drr_sta_status[15] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
3017+ }
3018+
3019+ if (!is_mt7915(&dev->mt76))
3020+ max_sta_line = 8;
3021+
3022+ for (sta_line = 0; sta_line < max_sta_line; sta_line++) {
3023+ if (drr_sta_status[sta_line] > 0) {
3024+ for (sta_no = 0; sta_no < 32; sta_no++) {
3025+ if (((drr_sta_status[sta_line] & (0x1 << sta_no)) >> sta_no)) {
3026+ if (is_show) {
3027+ seq_printf(s, "\n UL AC%02d Queue Non-Empty STA:\n", idx);
3028+ is_show = false;
3029+ }
3030+ seq_printf(s, "%d ", sta_no + (sta_line * 32));
3031+ }
3032+ }
3033+ }
3034+ }
3035+ }
3036+
3037+ for (idx = DL_AC_START; idx <= DL_AC_END; idx++) {
3038+ drr_ctrl_def_val = 0x80420000;
3039+ drr_ctrl_val = (drr_ctrl_def_val | idx);
3040+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
3041+ drr_sta_status[0] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
3042+ drr_sta_status[1] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
3043+ drr_sta_status[2] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
3044+ drr_sta_status[3] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
3045+ drr_sta_status[4] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
3046+ drr_sta_status[5] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
3047+ drr_sta_status[6] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
3048+ drr_sta_status[7] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
3049+
3050+ if (is_mt7915(&dev->mt76) && max_sta_line > 8) {
3051+ drr_ctrl_val = (drr_ctrl_def_val | idx | 1<<10);
3052+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
3053+ drr_sta_status[8] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
3054+ drr_sta_status[9] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
3055+ drr_sta_status[10] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
3056+ drr_sta_status[11] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
3057+ drr_sta_status[12] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
3058+ drr_sta_status[13] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
3059+ drr_sta_status[14] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
3060+ drr_sta_status[15] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
3061+ }
3062+
3063+ seq_printf(s, "\nBSSGrp[%d]:\n", idx);
3064+ if (!is_mt7915(&dev->mt76))
3065+ max_sta_line = 8;
3066+
3067+ for (sta_line = 0; sta_line < max_sta_line; sta_line++) {
3068+ seq_printf(s, "0x%08x ", drr_sta_status[sta_line]);
3069+
3070+ if ((sta_line % 4) == 3)
3071+ seq_printf(s, "\n");
3072+ }
3073+ }
3074+
3075+ return 0;
3076+}
3077+
developer68e1eb22022-05-09 17:02:12 +08003078+#define CR_NUM_OF_AC 17
developere2cc0fa2022-03-29 17:31:03 +08003079+
3080+typedef enum _ENUM_UMAC_PORT_T {
3081+ ENUM_UMAC_HIF_PORT_0 = 0,
3082+ ENUM_UMAC_CPU_PORT_1 = 1,
3083+ ENUM_UMAC_LMAC_PORT_2 = 2,
3084+ ENUM_PLE_CTRL_PSE_PORT_3 = 3,
3085+ ENUM_UMAC_PSE_PLE_PORT_TOTAL_NUM = 4
3086+} ENUM_UMAC_PORT_T, *P_ENUM_UMAC_PORT_T;
3087+
3088+/* N9 MCU QUEUE LIST */
3089+typedef enum _ENUM_UMAC_CPU_P_QUEUE_T {
3090+ ENUM_UMAC_CTX_Q_0 = 0,
3091+ ENUM_UMAC_CTX_Q_1 = 1,
3092+ ENUM_UMAC_CTX_Q_2 = 2,
3093+ ENUM_UMAC_CTX_Q_3 = 3,
3094+ ENUM_UMAC_CRX = 0,
3095+ ENUM_UMAC_CIF_QUEUE_TOTAL_NUM = 4
3096+} ENUM_UMAC_CPU_P_QUEUE_T, *P_ENUM_UMAC_CPU_P_QUEUE_T;
3097+
3098+/* LMAC PLE TX QUEUE LIST */
3099+typedef enum _ENUM_UMAC_LMAC_PLE_TX_P_QUEUE_T {
3100+ ENUM_UMAC_LMAC_PLE_TX_Q_00 = 0x00,
3101+ ENUM_UMAC_LMAC_PLE_TX_Q_01 = 0x01,
3102+ ENUM_UMAC_LMAC_PLE_TX_Q_02 = 0x02,
3103+ ENUM_UMAC_LMAC_PLE_TX_Q_03 = 0x03,
3104+
3105+ ENUM_UMAC_LMAC_PLE_TX_Q_10 = 0x04,
3106+ ENUM_UMAC_LMAC_PLE_TX_Q_11 = 0x05,
3107+ ENUM_UMAC_LMAC_PLE_TX_Q_12 = 0x06,
3108+ ENUM_UMAC_LMAC_PLE_TX_Q_13 = 0x07,
3109+
3110+ ENUM_UMAC_LMAC_PLE_TX_Q_20 = 0x08,
3111+ ENUM_UMAC_LMAC_PLE_TX_Q_21 = 0x09,
3112+ ENUM_UMAC_LMAC_PLE_TX_Q_22 = 0x0a,
3113+ ENUM_UMAC_LMAC_PLE_TX_Q_23 = 0x0b,
3114+
3115+ ENUM_UMAC_LMAC_PLE_TX_Q_30 = 0x0c,
3116+ ENUM_UMAC_LMAC_PLE_TX_Q_31 = 0x0d,
3117+ ENUM_UMAC_LMAC_PLE_TX_Q_32 = 0x0e,
3118+ ENUM_UMAC_LMAC_PLE_TX_Q_33 = 0x0f,
3119+
3120+ ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_0 = 0x10,
3121+ ENUM_UMAC_LMAC_PLE_TX_Q_BMC_0 = 0x11,
3122+ ENUM_UMAC_LMAC_PLE_TX_Q_BNC_0 = 0x12,
3123+ ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_0 = 0x13,
3124+
3125+ ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_1 = 0x14,
3126+ ENUM_UMAC_LMAC_PLE_TX_Q_BMC_1 = 0x15,
3127+ ENUM_UMAC_LMAC_PLE_TX_Q_BNC_1 = 0x16,
3128+ ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_1 = 0x17,
3129+ ENUM_UMAC_LMAC_PLE_TX_Q_NAF = 0x18,
3130+ ENUM_UMAC_LMAC_PLE_TX_Q_NBCN = 0x19,
3131+ ENUM_UMAC_LMAC_PLE_TX_Q_RELEASE = 0x1f, /* DE suggests not to use 0x1f, it's only for hw free queue */
3132+ ENUM_UMAC_LMAC_QUEUE_TOTAL_NUM = 24,
3133+
3134+} ENUM_UMAC_LMAC_TX_P_QUEUE_T, *P_ENUM_UMAC_LMAC_TX_P_QUEUE_T;
3135+
3136+typedef struct _EMPTY_QUEUE_INFO_T {
3137+ char *QueueName;
3138+ u32 Portid;
3139+ u32 Queueid;
3140+} EMPTY_QUEUE_INFO_T, *P_EMPTY_QUEUE_INFO_T;
3141+
3142+static EMPTY_QUEUE_INFO_T ple_queue_empty_info[] = {
3143+ {"CPU Q0", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_0},
3144+ {"CPU Q1", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_1},
3145+ {"CPU Q2", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_2},
3146+ {"CPU Q3", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_3},
3147+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 4~7 not defined */
3148+ {"ALTX Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_0}, /* Q16 */
3149+ {"BMC Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BMC_0},
3150+ {"BCN Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BNC_0},
3151+ {"PSMP Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_0},
3152+ {"ALTX Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_1},
3153+ {"BMC Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BMC_1},
3154+ {"BCN Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BNC_1},
3155+ {"PSMP Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_1},
3156+ {"NAF Q", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_NAF},
3157+ {"NBCN Q", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_NBCN},
3158+ {NULL, 0, 0}, {NULL, 0, 0}, /* 18, 19 not defined */
3159+ {"FIXFID Q", ENUM_UMAC_LMAC_PORT_2, 0x1a},
3160+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0},
3161+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 21~29 not defined */
3162+ {"RLS Q", ENUM_PLE_CTRL_PSE_PORT_3, 0x7e},
3163+ {"RLS2 Q", ENUM_PLE_CTRL_PSE_PORT_3, 0x7f}
3164+};
3165+
3166+static EMPTY_QUEUE_INFO_T ple_txcmd_queue_empty_info[] = {
3167+ {"AC00Q", ENUM_UMAC_LMAC_PORT_2, 0x40},
3168+ {"AC01Q", ENUM_UMAC_LMAC_PORT_2, 0x41},
3169+ {"AC02Q", ENUM_UMAC_LMAC_PORT_2, 0x42},
3170+ {"AC03Q", ENUM_UMAC_LMAC_PORT_2, 0x43},
3171+ {"AC10Q", ENUM_UMAC_LMAC_PORT_2, 0x44},
3172+ {"AC11Q", ENUM_UMAC_LMAC_PORT_2, 0x45},
3173+ {"AC12Q", ENUM_UMAC_LMAC_PORT_2, 0x46},
3174+ {"AC13Q", ENUM_UMAC_LMAC_PORT_2, 0x47},
3175+ {"AC20Q", ENUM_UMAC_LMAC_PORT_2, 0x48},
3176+ {"AC21Q", ENUM_UMAC_LMAC_PORT_2, 0x49},
3177+ {"AC22Q", ENUM_UMAC_LMAC_PORT_2, 0x4a},
3178+ {"AC23Q", ENUM_UMAC_LMAC_PORT_2, 0x4b},
3179+ {"AC30Q", ENUM_UMAC_LMAC_PORT_2, 0x4c},
3180+ {"AC31Q", ENUM_UMAC_LMAC_PORT_2, 0x4d},
3181+ {"AC32Q", ENUM_UMAC_LMAC_PORT_2, 0x4e},
3182+ {"AC33Q", ENUM_UMAC_LMAC_PORT_2, 0x4f},
3183+ {"ALTX Q0", ENUM_UMAC_LMAC_PORT_2, 0x50},
3184+ {"TF Q0", ENUM_UMAC_LMAC_PORT_2, 0x51},
3185+ {"TWT TSF-TF Q0", ENUM_UMAC_LMAC_PORT_2, 0x52},
3186+ {"TWT DL Q0", ENUM_UMAC_LMAC_PORT_2, 0x53},
3187+ {"TWT UL Q0", ENUM_UMAC_LMAC_PORT_2, 0x54},
3188+ {"ALTX Q1", ENUM_UMAC_LMAC_PORT_2, 0x55},
3189+ {"TF Q1", ENUM_UMAC_LMAC_PORT_2, 0x56},
3190+ {"TWT TSF-TF Q1", ENUM_UMAC_LMAC_PORT_2, 0x57},
3191+ {"TWT DL Q1", ENUM_UMAC_LMAC_PORT_2, 0x58},
3192+ {"TWT UL Q1", ENUM_UMAC_LMAC_PORT_2, 0x59},
3193+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0},
3194+};
3195+
3196+
3197+
3198+static char* sta_ctrl_reg[] = {"ENABLE", "DISABLE", "PAUSE"};
3199+static u32 chip_show_sta_acq_info(struct seq_file *s, struct mt7915_dev *dev, u32 *ple_stat,
3200+ u32 *sta_pause, u32 *dis_sta_map,
3201+ u32 dumptxd)
3202+{
3203+ int i, j;
3204+ u32 total_nonempty_cnt = 0;
3205+ u32 ac_num = 9, all_ac_num;
3206+
3207+ /* TDO: ac_num = 16 for mt7986 */
developer68e1eb22022-05-09 17:02:12 +08003208+ if (!is_mt7915(&dev->mt76))
3209+ ac_num = 17;
developere2cc0fa2022-03-29 17:31:03 +08003210+
3211+ all_ac_num = ac_num * 4;
3212+
3213+ for (j = 0; j < all_ac_num; j++) { /* show AC Q info */
3214+ for (i = 0; i < 32; i++) {
3215+ if (((ple_stat[j + 1] & (0x1 << i)) >> i) == 0) {
developer68e1eb22022-05-09 17:02:12 +08003216+ u32 hfid, tfid, pktcnt, ac_n = j / ac_num, ctrl = 0;
developere2cc0fa2022-03-29 17:31:03 +08003217+ u32 sta_num = i + (j % ac_num) * 32, fl_que_ctrl[3] = {0};
3218+ //struct wifi_dev *wdev = wdev_search_by_wcid(pAd, sta_num);
3219+ u32 wmmidx = 0;
3220+ struct mt7915_sta *msta;
3221+ struct mt76_wcid *wcid;
3222+ struct ieee80211_sta *sta = NULL;
3223+
3224+ wcid = rcu_dereference(dev->mt76.wcid[sta_num]);
3225+ sta = wcid_to_sta(wcid);
3226+ if (!sta) {
3227+ printk("ERROR!! no found STA wcid=%d\n", sta_num);
developer68e1eb22022-05-09 17:02:12 +08003228+ continue;
developere2cc0fa2022-03-29 17:31:03 +08003229+ }
3230+ msta = container_of(wcid, struct mt7915_sta, wcid);
3231+ wmmidx = msta->vif->mt76.wmm_idx;
3232+
developer68e1eb22022-05-09 17:02:12 +08003233+ seq_printf(s, "\tSTA%d AC%d: ", sta_num, ac_n);
developere2cc0fa2022-03-29 17:31:03 +08003234+
3235+ fl_que_ctrl[0] |= MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK;
3236+ fl_que_ctrl[0] |= (ENUM_UMAC_LMAC_PORT_2 << MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT);
developer68e1eb22022-05-09 17:02:12 +08003237+ fl_que_ctrl[0] |= (ac_n << MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT);
developere2cc0fa2022-03-29 17:31:03 +08003238+ fl_que_ctrl[0] |= sta_num;
3239+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL0, fl_que_ctrl[0]);
3240+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL2);
3241+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL3);
3242+ hfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK, fl_que_ctrl[1]);
3243+ tfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK, fl_que_ctrl[1]);
3244+ pktcnt = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK, fl_que_ctrl[2]);
3245+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x",
3246+ tfid, hfid, pktcnt);
3247+
3248+ if (((sta_pause[j % 6] & 0x1 << i) >> i) == 1)
3249+ ctrl = 2;
3250+
3251+ if (((dis_sta_map[j % 6] & 0x1 << i) >> i) == 1)
3252+ ctrl = 1;
3253+
3254+ seq_printf(s, " ctrl = %s", sta_ctrl_reg[ctrl]);
3255+ seq_printf(s, " (wmmidx=%d)\n", wmmidx);
3256+
3257+ total_nonempty_cnt++;
3258+
3259+ // TODO
3260+ //if (pktcnt > 0 && dumptxd > 0)
3261+ // ShowTXDInfo(pAd, hfid);
3262+ }
3263+ }
3264+ }
3265+
3266+ return total_nonempty_cnt;
3267+}
3268+
3269+static void chip_show_txcmdq_info(struct seq_file *s, struct mt7915_dev *dev, u32 ple_txcmd_stat)
3270+{
3271+ int i;
3272+
3273+ seq_printf(s, "Nonempty TXCMD Q info:\n");
developer68e1eb22022-05-09 17:02:12 +08003274+ for (i = 0; i < 32; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003275+ if (((ple_txcmd_stat & (0x1 << i)) >> i) == 0) {
3276+ u32 hfid, tfid, pktcnt, fl_que_ctrl[3] = {0};
3277+
3278+ if (ple_txcmd_queue_empty_info[i].QueueName != NULL) {
3279+ seq_printf(s, "\t%s: ", ple_txcmd_queue_empty_info[i].QueueName);
3280+ fl_que_ctrl[0] |= MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK;
3281+ fl_que_ctrl[0] |= (ple_txcmd_queue_empty_info[i].Portid <<
3282+ MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT);
3283+ fl_que_ctrl[0] |= (ple_txcmd_queue_empty_info[i].Queueid <<
3284+ MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT);
3285+ } else
3286+ continue;
3287+
3288+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL0, fl_que_ctrl[0]);
3289+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL2);
3290+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL3);
3291+ hfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK, fl_que_ctrl[1]);
3292+ tfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK, fl_que_ctrl[1]);
3293+ pktcnt = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK, fl_que_ctrl[2]);
3294+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x\n",
3295+ tfid, hfid, pktcnt);
3296+ }
3297+ }
3298+}
3299+
3300+static void chip_get_ple_acq_stat(struct mt7915_dev *dev, u32 *ple_stat)
3301+{
3302+ int i;
3303+ int cr_num = 9, all_cr_num;
3304+ u32 ac , index;
3305+
3306+ /* TDO: cr_num = 16 for mt7986 */
developere2cc0fa2022-03-29 17:31:03 +08003307+ if(!is_mt7915(&dev->mt76))
developer68e1eb22022-05-09 17:02:12 +08003308+ cr_num = 17;
3309+
developere2cc0fa2022-03-29 17:31:03 +08003310+ all_cr_num = cr_num * 4;
3311+
3312+ ple_stat[0] = mt76_rr(dev, MT_DBG_PLE_QUEUE_EMPTY);
3313+
3314+ for(i = 0; i < all_cr_num; i++) {
3315+ ac = i / cr_num;
3316+ index = i % cr_num;
3317+ ple_stat[i + 1] =
3318+ mt76_rr(dev, MT_DBG_PLE_AC_QEMPTY(ac, index));
3319+
3320+ }
3321+}
3322+
3323+static void chip_get_dis_sta_map(struct mt7915_dev *dev, u32 *dis_sta_map)
3324+{
3325+ int i;
developer68e1eb22022-05-09 17:02:12 +08003326+ u32 ac_num = 9;
developere2cc0fa2022-03-29 17:31:03 +08003327+
developer68e1eb22022-05-09 17:02:12 +08003328+ /* TDO: ac_num = 16 for mt7986 */
3329+ if (!is_mt7915(&dev->mt76))
3330+ ac_num = 17;
3331+
3332+ for(i = 0; i < ac_num; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003333+ dis_sta_map[i] = mt76_rr(dev, MT_DBG_PLE_DIS_STA_MAP(i));
3334+ }
3335+}
3336+
3337+static void chip_get_sta_pause(struct mt7915_dev *dev, u32 *sta_pause)
3338+{
3339+ int i;
developer68e1eb22022-05-09 17:02:12 +08003340+ u32 ac_num = 9;
3341+
3342+ /* TDO: ac_num = 16 for mt7986 */
3343+ if (!is_mt7915(&dev->mt76))
3344+ ac_num = 17;
developere2cc0fa2022-03-29 17:31:03 +08003345+
developer68e1eb22022-05-09 17:02:12 +08003346+ for(i = 0; i < ac_num; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003347+ sta_pause[i] = mt76_rr(dev, MT_DBG_PLE_STATION_PAUSE(i));
3348+ }
3349+}
3350+
3351+static int mt7915_pleinfo_read(struct seq_file *s, void *data)
3352+{
3353+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
3354+ u32 ple_buf_ctrl, pg_sz, pg_num;
developer68e1eb22022-05-09 17:02:12 +08003355+ u32 ple_stat[70] = {0}, pg_flow_ctrl[8] = {0};
developere2cc0fa2022-03-29 17:31:03 +08003356+ u32 ple_native_txcmd_stat;
3357+ u32 ple_txcmd_stat;
3358+ u32 sta_pause[CR_NUM_OF_AC] = {0}, dis_sta_map[CR_NUM_OF_AC] = {0};
3359+ u32 fpg_cnt, ffa_cnt, fpg_head, fpg_tail, hif_max_q, hif_min_q;
3360+ u32 rpg_hif, upg_hif, cpu_max_q, cpu_min_q, rpg_cpu, upg_cpu;
3361+ int i, j;
3362+ u32 ac_num = 9, all_ac_num;
3363+
3364+ /* TDO: ac_num = 16 for mt7986 */
developer68e1eb22022-05-09 17:02:12 +08003365+ if (!is_mt7915(&dev->mt76))
3366+ ac_num = 17;
developere2cc0fa2022-03-29 17:31:03 +08003367+
3368+ all_ac_num = ac_num * 4;
3369+
3370+ ple_buf_ctrl = mt76_rr(dev, MT_DBG_PLE_PBUF_CTRL_ADDR);
3371+ chip_get_ple_acq_stat(dev, ple_stat);
3372+ ple_txcmd_stat = mt76_rr(dev, MT_DBG_PLE_TXCMD_Q_EMPTY);
3373+ ple_native_txcmd_stat = mt76_rr(dev, MT_DBG_PLE_NATIVE_TXCMD_Q_EMPTY);
3374+ pg_flow_ctrl[0] = mt76_rr(dev, MT_DBG_PLE_FREEPG_CNT);
3375+ pg_flow_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FREEPG_HEAD_TAIL);
3376+ pg_flow_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_PG_HIF_GROUP);
3377+ pg_flow_ctrl[3] = mt76_rr(dev, MT_DBG_PLE_HIF_PG_INFO);
3378+ pg_flow_ctrl[4] = mt76_rr(dev, MT_DBG_PLE_PG_CPU_GROUP);
3379+ pg_flow_ctrl[5] = mt76_rr(dev, MT_DBG_PLE_CPU_PG_INFO);
3380+ pg_flow_ctrl[6] = mt76_rr(dev, MT_DBG_PLE_PG_HIF_TXCMD_GROUP);
3381+ pg_flow_ctrl[7] = mt76_rr(dev, MT_DBG_PLE_HIF_TXCMD_PG_INFO);
3382+ chip_get_dis_sta_map(dev, dis_sta_map);
3383+ chip_get_sta_pause(dev, sta_pause);
3384+
3385+ seq_printf(s, "PLE Configuration Info:\n");
3386+ seq_printf(s, "\tPacket Buffer Control(0x%x): 0x%08x\n",
3387+ MT_DBG_PLE_PBUF_CTRL_ADDR, ple_buf_ctrl);
3388+
3389+ pg_sz = FIELD_GET(MT_DBG_PLE_PBUF_CTRL_PAGE_SIZE_MASK, ple_buf_ctrl);
3390+ seq_printf(s, "\t\tPage Size=%d(%d bytes per page)\n",
3391+ pg_sz, (pg_sz == 1 ? 128 : 64));
3392+ seq_printf(s, "\t\tPage Offset=%ld(in unit of 2KB)\n",
3393+ FIELD_GET(MT_DBG_PLE_PBUF_CTRL_OFFSET_MASK, ple_buf_ctrl));
3394+
3395+ pg_num = FIELD_GET(MT_DBG_PLE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK, ple_buf_ctrl);
3396+ seq_printf(s, "\t\tTotal Page=%d pages\n", pg_num);
3397+
3398+ /* Page Flow Control */
3399+ seq_printf(s, "PLE Page Flow Control:\n");
3400+ seq_printf(s, "\tFree page counter(0x%x): 0x%08x\n",
3401+ MT_DBG_PLE_FREEPG_CNT, pg_flow_ctrl[0]);
3402+ fpg_cnt = FIELD_GET(MT_DBG_PLE_FREEPG_CNT_FREEPG_CNT_MASK, pg_flow_ctrl[0]);
3403+
3404+ seq_printf(s, "\t\tThe toal page number of free=0x%03x\n", fpg_cnt);
3405+ ffa_cnt = FIELD_GET(MT_DBG_PLE_FREEPG_CNT_FFA_CNT_MASK, pg_flow_ctrl[0]);
3406+
3407+ seq_printf(s, "\t\tThe free page numbers of free for all=0x%03x\n", ffa_cnt);
3408+ seq_printf(s, "\tFree page head and tail(0x%x): 0x%08x\n",
3409+ MT_DBG_PLE_FREEPG_HEAD_TAIL, pg_flow_ctrl[1]);
3410+
3411+ fpg_head = FIELD_GET(MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK, pg_flow_ctrl[1]);
3412+ fpg_tail = FIELD_GET(MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK, pg_flow_ctrl[1]);
3413+ seq_printf(s, "\t\tThe tail/head page of free page list=0x%03x/0x%03x\n", fpg_tail, fpg_head);
3414+ seq_printf(s, "\tReserved page counter of HIF group(0x%x): 0x%08x\n",
3415+ MT_DBG_PLE_PG_HIF_GROUP, pg_flow_ctrl[2]);
3416+ seq_printf(s, "\tHIF group page status(0x%x): 0x%08x\n",
3417+ MT_DBG_PLE_HIF_PG_INFO, pg_flow_ctrl[3]);
3418+
3419+ hif_min_q = FIELD_GET(MT_DBG_PLE_PG_HIF_GROUP_HIF_MIN_QUOTA_MASK, pg_flow_ctrl[2]);
3420+ hif_max_q = FIELD_GET(MT_DBG_PLE_PG_HIF_GROUP_HIF_MAX_QUOTA_MASK, pg_flow_ctrl[2]);
3421+ seq_printf(s, "\t\tThe max/min quota pages of HIF group=0x%03x/0x%03x\n", hif_max_q, hif_min_q);
3422+
3423+ rpg_hif = FIELD_GET(MT_DBG_PLE_HIF_PG_INFO_HIF_RSV_CNT_MASK, pg_flow_ctrl[3]);
3424+ upg_hif = FIELD_GET(MT_DBG_PLE_HIF_PG_INFO_HIF_SRC_CNT_MASK, pg_flow_ctrl[3]);
3425+ seq_printf(s, "\t\tThe used/reserved pages of HIF group=0x%03x/0x%03x\n", upg_hif, rpg_hif);
3426+
3427+ seq_printf(s, "\tReserved page counter of HIF_TXCMD group(0x%x): 0x%08x\n",
3428+ MT_DBG_PLE_PG_HIF_TXCMD_GROUP, pg_flow_ctrl[6]);
3429+ seq_printf(s, "\tHIF_TXCMD group page status(0x%x): 0x%08x\n",
3430+ MT_DBG_PLE_HIF_TXCMD_PG_INFO, pg_flow_ctrl[7]);
3431+ cpu_min_q = FIELD_GET(MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MIN_QUOTA_MASK, pg_flow_ctrl[6]);
developer68e1eb22022-05-09 17:02:12 +08003432+ cpu_max_q = FIELD_GET(MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MAX_QUOTA_MASK, pg_flow_ctrl[6]);
developere2cc0fa2022-03-29 17:31:03 +08003433+ seq_printf(s, "\t\tThe max/min quota pages of HIF_TXCMD group=0x%03x/0x%03x\n", cpu_max_q, cpu_min_q);
3434+
3435+ rpg_cpu = FIELD_GET(MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_RSV_CNT_MASK, pg_flow_ctrl[7]);
3436+ upg_cpu = FIELD_GET(MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_SRC_CNT_MASK, pg_flow_ctrl[7]);
3437+ seq_printf(s, "\t\tThe used/reserved pages of HIF_TXCMD group=0x%03x/0x%03x\n", upg_cpu, rpg_cpu);
3438+
developer68e1eb22022-05-09 17:02:12 +08003439+ seq_printf(s, "\tReserved page counter of CPU group(0x%x): 0x%08x\n",
3440+ MT_DBG_PLE_PG_CPU_GROUP, pg_flow_ctrl[4]);
3441+ seq_printf(s, "\tCPU group page status(0x%x): 0x%08x\n",
3442+ MT_DBG_PLE_CPU_PG_INFO, pg_flow_ctrl[5]);
developere2cc0fa2022-03-29 17:31:03 +08003443+ cpu_min_q = FIELD_GET(MT_DBG_PLE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK, pg_flow_ctrl[4]);
3444+ cpu_max_q = FIELD_GET(MT_DBG_PLE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK, pg_flow_ctrl[4]);
3445+ seq_printf(s, "\t\tThe max/min quota pages of CPU group=0x%03x/0x%03x\n", cpu_max_q, cpu_min_q);
3446+
3447+ rpg_cpu = FIELD_GET(MT_DBG_PLE_CPU_PG_INFO_CPU_RSV_CNT_MASK, pg_flow_ctrl[5]);
3448+ upg_cpu = FIELD_GET(MT_DBG_PLE_CPU_PG_INFO_CPU_SRC_CNT_MASK, pg_flow_ctrl[5]);
3449+ seq_printf(s, "\t\tThe used/reserved pages of CPU group=0x%03x/0x%03x\n", upg_cpu, rpg_cpu);
3450+
3451+ if ((ple_stat[0] & MT_DBG_PLE_Q_EMPTY_ALL_AC_EMPTY_MASK) == 0) {
3452+ for (j = 0; j < all_ac_num; j++) {
3453+ if (j % ac_num == 0) {
3454+ seq_printf(s, "\n\tNonempty AC%d Q of STA#: ", j / ac_num);
3455+ }
3456+
developer68e1eb22022-05-09 17:02:12 +08003457+ for (i = 0; i < 32; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003458+ if (((ple_stat[j + 1] & (0x1 << i)) >> i) == 0) {
3459+ seq_printf(s, "%d ", i + (j % ac_num) * 32);
3460+ }
3461+ }
3462+ }
3463+
3464+ seq_printf(s, "\n");
3465+ }
3466+
3467+ seq_printf(s, "non-native/native txcmd queue empty = %d/%d\n", ple_txcmd_stat, ple_native_txcmd_stat);
3468+
3469+ seq_printf(s, "Nonempty Q info:\n");
3470+
developer68e1eb22022-05-09 17:02:12 +08003471+ for (i = 0; i < 32; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003472+ if (((ple_stat[0] & (0x1 << i)) >> i) == 0) {
3473+ u32 hfid, tfid, pktcnt, fl_que_ctrl[3] = {0};
3474+
3475+ if (ple_queue_empty_info[i].QueueName != NULL) {
3476+ seq_printf(s, "\t%s: ", ple_queue_empty_info[i].QueueName);
3477+ fl_que_ctrl[0] |= MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK;
3478+ fl_que_ctrl[0] |= (ple_queue_empty_info[i].Portid << MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT);
3479+ fl_que_ctrl[0] |= (ple_queue_empty_info[i].Queueid << MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT);
3480+ } else
3481+ continue;
3482+
3483+ if (ple_queue_empty_info[i].Queueid >= ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_0 &&
3484+ ple_queue_empty_info[i].Queueid <= ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_0)
3485+ /* band0 set TGID 0, bit31 = 0 */
3486+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL1, 0x0);
3487+ else if (ple_queue_empty_info[i].Queueid >= ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_1 &&
3488+ ple_queue_empty_info[i].Queueid <= ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_1)
3489+ /* band1 set TGID 1, bit31 = 1 */
3490+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL1, 0x80000000);
3491+
3492+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL0, fl_que_ctrl[0]);
3493+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL2);
3494+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL3);
3495+ hfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK, fl_que_ctrl[1]);
3496+ tfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK, fl_que_ctrl[1]);
3497+ pktcnt = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK, fl_que_ctrl[2]);
3498+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x\n",
3499+ tfid, hfid, pktcnt);
3500+
3501+ /* TODO */
3502+ //if (pktcnt > 0 && dumptxd > 0)
3503+ // ShowTXDInfo(pAd, hfid);
3504+ }
3505+ }
3506+
3507+ chip_show_sta_acq_info(s, dev, ple_stat, sta_pause, dis_sta_map, 0/*dumptxd*/);
3508+ chip_show_txcmdq_info(s, dev, ple_native_txcmd_stat);
3509+
3510+ return 0;
3511+}
3512+
3513+typedef enum _ENUM_UMAC_PLE_CTRL_P3_QUEUE_T {
3514+ ENUM_UMAC_PLE_CTRL_P3_Q_0X1E = 0x1e,
3515+ ENUM_UMAC_PLE_CTRL_P3_Q_0X1F = 0x1f,
3516+ ENUM_UMAC_PLE_CTRL_P3_TOTAL_NUM = 2
3517+} ENUM_UMAC_PLE_CTRL_P3_QUEUE_T, *P_ENUM_UMAC_PLE_CTRL_P3_QUEUE_T;
3518+
3519+static EMPTY_QUEUE_INFO_T pse_queue_empty_info[] = {
3520+ {"CPU Q0", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_0},
3521+ {"CPU Q1", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_1},
3522+ {"CPU Q2", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_2},
3523+ {"CPU Q3", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_3},
3524+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 4~7 not defined */
3525+ {"HIF Q0", ENUM_UMAC_HIF_PORT_0, 0}, /* Q8 */
3526+ {"HIF Q1", ENUM_UMAC_HIF_PORT_0, 1},
3527+ {"HIF Q2", ENUM_UMAC_HIF_PORT_0, 2},
3528+ {"HIF Q3", ENUM_UMAC_HIF_PORT_0, 3},
3529+ {"HIF Q4", ENUM_UMAC_HIF_PORT_0, 4},
3530+ {"HIF Q5", ENUM_UMAC_HIF_PORT_0, 5},
3531+ {NULL, 0, 0}, {NULL, 0, 0}, /* 14~15 not defined */
3532+ {"LMAC Q", ENUM_UMAC_LMAC_PORT_2, 0},
3533+ {"MDP TX Q", ENUM_UMAC_LMAC_PORT_2, 1},
3534+ {"MDP RX Q", ENUM_UMAC_LMAC_PORT_2, 2},
3535+ {"SEC TX Q", ENUM_UMAC_LMAC_PORT_2, 3},
3536+ {"SEC RX Q", ENUM_UMAC_LMAC_PORT_2, 4},
3537+ {"SFD_PARK Q", ENUM_UMAC_LMAC_PORT_2, 5},
3538+ {"MDP_TXIOC Q", ENUM_UMAC_LMAC_PORT_2, 6},
3539+ {"MDP_RXIOC Q", ENUM_UMAC_LMAC_PORT_2, 7},
3540+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 24~30 not defined */
3541+ {"RLS Q", ENUM_PLE_CTRL_PSE_PORT_3, ENUM_UMAC_PLE_CTRL_P3_Q_0X1F}
3542+};
3543+
3544+static int mt7915_pseinfo_read(struct seq_file *s, void *data)
3545+{
3546+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
3547+ u32 pse_buf_ctrl, pg_sz, pg_num;
3548+ u32 pse_stat, pg_flow_ctrl[22] = {0};
3549+ u32 fpg_cnt, ffa_cnt, fpg_head, fpg_tail;
3550+ u32 max_q, min_q, rsv_pg, used_pg;
3551+ int i;
3552+
3553+ pse_buf_ctrl = mt76_rr(dev, MT_DBG_PSE_PBUF_CTRL);
3554+ pse_stat = mt76_rr(dev, MT_DBG_PSE_QUEUE_EMPTY);
3555+ pg_flow_ctrl[0] = mt76_rr(dev, MT_DBG_PSE_FREEPG_CNT);
3556+ pg_flow_ctrl[1] = mt76_rr(dev, MT_DBG_PSE_FREEPG_HEAD_TAIL);
3557+ pg_flow_ctrl[2] = mt76_rr(dev, MT_DBG_PSE_PG_HIF0_GROUP);
3558+ pg_flow_ctrl[3] = mt76_rr(dev, MT_DBG_PSE_HIF0_PG_INFO);
3559+ pg_flow_ctrl[4] = mt76_rr(dev, MT_DBG_PSE_PG_HIF1_GROUP);
3560+ pg_flow_ctrl[5] = mt76_rr(dev, MT_DBG_PSE_HIF1_PG_INFO);
3561+ pg_flow_ctrl[6] = mt76_rr(dev, MT_DBG_PSE_PG_CPU_GROUP);
3562+ pg_flow_ctrl[7] = mt76_rr(dev, MT_DBG_PSE_CPU_PG_INFO);
3563+ pg_flow_ctrl[8] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC0_GROUP);
3564+ pg_flow_ctrl[9] = mt76_rr(dev, MT_DBG_PSE_LMAC0_PG_INFO);
3565+ pg_flow_ctrl[10] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC1_GROUP);
3566+ pg_flow_ctrl[11] = mt76_rr(dev, MT_DBG_PSE_LMAC1_PG_INFO);
3567+ pg_flow_ctrl[12] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC2_GROUP);
3568+ pg_flow_ctrl[13] = mt76_rr(dev, MT_DBG_PSE_LMAC2_PG_INFO);
3569+ pg_flow_ctrl[14] = mt76_rr(dev, MT_DBG_PSE_PG_PLE_GROUP);
3570+ pg_flow_ctrl[15] = mt76_rr(dev, MT_DBG_PSE_PLE_PG_INFO);
3571+ pg_flow_ctrl[16] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC3_GROUP);
3572+ pg_flow_ctrl[17] = mt76_rr(dev, MT_DBG_PSE_LMAC3_PG_INFO);
3573+ pg_flow_ctrl[18] = mt76_rr(dev, MT_DBG_PSE_PG_MDP_GROUP);
3574+ pg_flow_ctrl[19] = mt76_rr(dev, MT_DBG_PSE_MDP_PG_INFO);
3575+ pg_flow_ctrl[20] = mt76_rr(dev, MT_DBG_PSE_PG_PLE1_GROUP);
3576+ pg_flow_ctrl[21] = mt76_rr(dev,MT_DBG_PSE_PLE1_PG_INFO);
3577+
3578+ /* Configuration Info */
3579+ seq_printf(s, "PSE Configuration Info:\n");
3580+ seq_printf(s, "\tPacket Buffer Control(0x82068014): 0x%08x\n", pse_buf_ctrl);
3581+ pg_sz = FIELD_GET(MT_DBG_PSE_PBUF_CTRL_PAGE_SIZE_CFG_MASK, pse_buf_ctrl);
3582+
3583+ seq_printf(s, "\t\tPage Size=%d(%d bytes per page)\n", pg_sz, (pg_sz == 1 ? 256 : 128));
3584+ seq_printf(s, "\t\tPage Offset=%ld(in unit of 64KB)\n",
3585+ FIELD_GET(MT_DBG_PSE_PBUF_CTRL_PBUF_OFFSET_MASK, pse_buf_ctrl));
3586+ pg_num = FIELD_GET(MT_DBG_PSE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK, pse_buf_ctrl);
3587+
3588+ seq_printf(s, "\t\tTotal page numbers=%d pages\n", pg_num);
3589+
3590+ /* Page Flow Control */
3591+ seq_printf(s, "PSE Page Flow Control:\n");
3592+ seq_printf(s, "\tFree page counter(0x82068100): 0x%08x\n", pg_flow_ctrl[0]);
3593+ fpg_cnt = FIELD_GET(MT_DBG_PSE_FREEPG_CNT_FREEPG_CNT_MASK, pg_flow_ctrl[0]);
3594+ seq_printf(s, "\t\tThe toal page number of free=0x%03x\n", fpg_cnt);
3595+
3596+ ffa_cnt = FIELD_GET(MT_DBG_PSE_FREEPG_CNT_FFA_CNT_MASK, pg_flow_ctrl[0]);
3597+ seq_printf(s, "\t\tThe free page numbers of free for all=0x%03x\n", ffa_cnt);
3598+
3599+ seq_printf(s, "\tFree page head and tail(0x82068104): 0x%08x\n", pg_flow_ctrl[1]);
3600+ fpg_head = FIELD_GET(MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK, pg_flow_ctrl[1]);
3601+
3602+ fpg_tail = FIELD_GET(MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK, pg_flow_ctrl[1]);
3603+ seq_printf(s, "\t\tThe tail/head page of free page list=0x%03x/0x%03x\n", fpg_tail, fpg_head);
3604+ seq_printf(s, "\tReserved page counter of HIF0 group(0x82068110): 0x%08x\n", pg_flow_ctrl[2]);
3605+ seq_printf(s, "\tHIF0 group page status(0x82068114): 0x%08x\n", pg_flow_ctrl[3]);
3606+ min_q = FIELD_GET(MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MIN_QUOTA_MASK, pg_flow_ctrl[2]);
3607+ max_q = FIELD_GET(MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MAX_QUOTA_MASK, pg_flow_ctrl[2]);
3608+ seq_printf(s, "\t\tThe max/min quota pages of HIF0 group=0x%03x/0x%03x\n", max_q, min_q);
3609+ rsv_pg = FIELD_GET(MT_DBG_PSE_HIF0_PG_INFO_HIF0_RSV_CNT_MASK, pg_flow_ctrl[3]);;
3610+ used_pg = FIELD_GET(MT_DBG_PSE_HIF0_PG_INFO_HIF0_SRC_CNT_MASK, pg_flow_ctrl[3]);
3611+ seq_printf(s, "\t\tThe used/reserved pages of HIF0 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3612+ seq_printf(s, "\tReserved page counter of HIF1 group(0x82068118): 0x%08x\n", pg_flow_ctrl[4]);
3613+ seq_printf(s, "\tHIF1 group page status(0x8206811c): 0x%08x\n", pg_flow_ctrl[5]);
3614+ min_q = FIELD_GET(MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MIN_QUOTA_MASK, pg_flow_ctrl[4]);
3615+ max_q = FIELD_GET(MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MAX_QUOTA_MASK, pg_flow_ctrl[4]);
3616+ seq_printf(s, "\t\tThe max/min quota pages of HIF1 group=0x%03x/0x%03x\n", max_q, min_q);
3617+ rsv_pg = FIELD_GET(MT_DBG_PSE_HIF1_PG_INFO_HIF1_RSV_CNT_MASK, pg_flow_ctrl[5]);
3618+ used_pg = FIELD_GET(MT_DBG_PSE_HIF1_PG_INFO_HIF1_SRC_CNT_MASK, pg_flow_ctrl[5]);
3619+
3620+ seq_printf(s, "\t\tThe used/reserved pages of HIF1 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3621+ seq_printf(s, "\tReserved page counter of CPU group(0x82068150): 0x%08x\n", pg_flow_ctrl[6]);
3622+ seq_printf(s, "\tCPU group page status(0x82068154): 0x%08x\n", pg_flow_ctrl[7]);
3623+ min_q = FIELD_GET(MT_DBG_PSE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK, pg_flow_ctrl[6]);
3624+ max_q = FIELD_GET(MT_DBG_PSE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK, pg_flow_ctrl[6]);
3625+ seq_printf(s, "\t\tThe max/min quota pages of CPU group=0x%03x/0x%03x\n", max_q, min_q);
3626+ rsv_pg = FIELD_GET(MT_DBG_PSE_CPU_PG_INFO_CPU_RSV_CNT_MASK, pg_flow_ctrl[7]);
3627+ used_pg = FIELD_GET(MT_DBG_PSE_CPU_PG_INFO_CPU_SRC_CNT_MASK, pg_flow_ctrl[7]);
3628+ seq_printf(s, "\t\tThe used/reserved pages of CPU group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3629+ seq_printf(s, "\tReserved page counter of LMAC0 group(0x82068170): 0x%08x\n", pg_flow_ctrl[8]);
3630+ seq_printf(s, "\tLMAC0 group page status(0x82068174): 0x%08x\n", pg_flow_ctrl[9]);
3631+ min_q = FIELD_GET(MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MIN_QUOTA_MASK, pg_flow_ctrl[8]);
3632+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MAX_QUOTA_MASK, pg_flow_ctrl[8]);
3633+ seq_printf(s, "\t\tThe max/min quota pages of LMAC0 group=0x%03x/0x%03x\n", max_q, min_q);
3634+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_RSV_CNT_MASK, pg_flow_ctrl[9]);
3635+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_SRC_CNT_MASK, pg_flow_ctrl[9]);
3636+ seq_printf(s, "\t\tThe used/reserved pages of LMAC0 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3637+ seq_printf(s, "\tReserved page counter of LMAC1 group(0x82068178): 0x%08x\n", pg_flow_ctrl[10]);
3638+ seq_printf(s, "\tLMAC1 group page status(0x8206817c): 0x%08x\n", pg_flow_ctrl[11]);
3639+ min_q = FIELD_GET(MT_DBG_TOP_PG_LMAC1_GROUP_LMAC1_MIN_QUOTA_MASK, pg_flow_ctrl[10]);
3640+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC1_GROUP_LMAC1_MAX_QUOTA_MASK, pg_flow_ctrl[10]);
3641+ seq_printf(s, "\t\tThe max/min quota pages of LMAC1 group=0x%03x/0x%03x\n", max_q, min_q);
3642+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_RSV_CNT_MASK, pg_flow_ctrl[11]);
3643+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_SRC_CNT_MASK, pg_flow_ctrl[11]);
3644+ seq_printf(s, "\t\tThe used/reserved pages of LMAC1 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3645+ seq_printf(s, "\tReserved page counter of LMAC2 group(0x82068180): 0x%08x\n", pg_flow_ctrl[11]);
3646+ seq_printf(s, "\tLMAC2 group page status(0x82068184): 0x%08x\n", pg_flow_ctrl[12]);
3647+ min_q = FIELD_GET(MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MIN_QUOTA_MASK, pg_flow_ctrl[12]);
3648+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MAX_QUOTA_MASK, pg_flow_ctrl[12]);
3649+ seq_printf(s, "\t\tThe max/min quota pages of LMAC2 group=0x%03x/0x%03x\n", max_q, min_q);
3650+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_RSV_CNT_MASK, pg_flow_ctrl[13]);
3651+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_SRC_CNT_MASK, pg_flow_ctrl[13]);
3652+ seq_printf(s, "\t\tThe used/reserved pages of LMAC2 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3653+
3654+ seq_printf(s, "\tReserved page counter of LMAC3 group(0x82068188): 0x%08x\n", pg_flow_ctrl[16]);
3655+ seq_printf(s, "\tLMAC3 group page status(0x8206818c): 0x%08x\n", pg_flow_ctrl[17]);
3656+ min_q = FIELD_GET(MT_DBG_TOP_PG_LMAC3_GROUP_LMAC3_MIN_QUOTA_MASK, pg_flow_ctrl[16]);
3657+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC3_GROUP_LMAC3_MAX_QUOTA_MASK, pg_flow_ctrl[16]);
3658+ seq_printf(s, "\t\tThe max/min quota pages of LMAC3 group=0x%03x/0x%03x\n", max_q, min_q);
3659+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_RSV_CNT_MASK, pg_flow_ctrl[17]);
3660+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_SRC_CNT_MASK, pg_flow_ctrl[17]);
3661+ seq_printf(s, "\t\tThe used/reserved pages of LMAC3 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3662+
3663+ seq_printf(s, "\tReserved page counter of PLE group(0x82068160): 0x%08x\n", pg_flow_ctrl[14]);
3664+ seq_printf(s, "\tPLE group page status(0x82068164): 0x%08x\n", pg_flow_ctrl[15]);
3665+ min_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MIN_QUOTA_MASK, pg_flow_ctrl[14]);
3666+ max_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MAX_QUOTA_MASK, pg_flow_ctrl[14]);
3667+ seq_printf(s, "\t\tThe max/min quota pages of PLE group=0x%03x/0x%03x\n", max_q, min_q);
3668+ rsv_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_RSV_CNT_MASK, pg_flow_ctrl[15]);
3669+ used_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_SRC_CNT_MASK, pg_flow_ctrl[15]);
3670+ seq_printf(s, "\t\tThe used/reserved pages of PLE group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3671+
3672+ seq_printf(s, "\tReserved page counter of PLE1 group(0x82068168): 0x%08x\n", pg_flow_ctrl[14]);
3673+ seq_printf(s, "\tPLE1 group page status(0x8206816c): 0x%08x\n", pg_flow_ctrl[15]);
3674+ min_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MIN_QUOTA_MASK, pg_flow_ctrl[20]);
3675+ max_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MAX_QUOTA_MASK, pg_flow_ctrl[20]);
3676+ seq_printf(s, "\t\tThe max/min quota pages of PLE1 group=0x%03x/0x%03x\n", max_q, min_q);
3677+ rsv_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_RSV_CNT_MASK, pg_flow_ctrl[21]);
3678+ used_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_SRC_CNT_MASK, pg_flow_ctrl[21]);
3679+ seq_printf(s, "\t\tThe used/reserved pages of PLE1 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3680+
3681+ seq_printf(s, "\tReserved page counter of MDP group(0x82068198): 0x%08x\n", pg_flow_ctrl[18]);
3682+ seq_printf(s, "\tMDP group page status(0x8206819c): 0x%08x\n", pg_flow_ctrl[19]);
3683+ min_q = FIELD_GET(MT_DBG_PSE_PG_MDP_GROUP_MDP_MIN_QUOTA_MASK, pg_flow_ctrl[18]);
3684+ max_q = FIELD_GET(MT_DBG_PSE_PG_MDP_GROUP_MDP_MAX_QUOTA_MASK, pg_flow_ctrl[18]);
3685+ seq_printf(s, "\t\tThe max/min quota pages of MDP group=0x%03x/0x%03x\n", max_q, min_q);
3686+ rsv_pg = FIELD_GET(MT_DBG_PSE_MDP_PG_INFO_MDP_RSV_CNT_MASK, pg_flow_ctrl[19]);
3687+ used_pg = FIELD_GET(MT_DBG_PSE_MDP_PG_INFO_MDP_SRC_CNT_MASK, pg_flow_ctrl[19]);
3688+ seq_printf(s, "\t\tThe used/reserved pages of MDP group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3689+
3690+ /* Queue Empty Status */
3691+ seq_printf(s, "PSE Queue Empty Status:\n");
3692+ seq_printf(s, "\tQUEUE_EMPTY(0x820680b0): 0x%08x\n", pse_stat);
3693+ seq_printf(s, "\t\tCPU Q0/1/2/3 empty=%ld/%ld/%ld/%ld\n",
3694+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q0_EMPTY_MASK, pse_stat),
3695+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q1_EMPTY_MASK, pse_stat),
3696+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q2_EMPTY_MASK, pse_stat),
3697+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q3_EMPTY_MASK, pse_stat));
3698+
3699+ seq_printf(s, "\t\tHIF Q0/1/2/3/4/5 empty=%ld/%ld/%ld/%ld/%ld/%ld\n",
3700+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_0_EMPTY_MASK, pse_stat),
3701+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_1_EMPTY_MASK, pse_stat),
3702+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_2_EMPTY_MASK, pse_stat),
3703+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_3_EMPTY_MASK, pse_stat),
3704+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_4_EMPTY_MASK, pse_stat),
3705+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_5_EMPTY_MASK, pse_stat));
3706+
3707+ seq_printf(s, "\t\tLMAC TX Q empty=%ld\n",
3708+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_LMAC_TX_QUEUE_EMPTY_MASK, pse_stat));
3709+ seq_printf(s, "\t\tMDP TX Q/RX Q empty=%ld/%ld\n",
3710+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_TX_QUEUE_EMPTY_MASK, pse_stat),
3711+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_RX_QUEUE_EMPTY_MASK, pse_stat));
3712+ seq_printf(s, "\t\tSEC TX Q/RX Q empty=%ld/%ld\n",
3713+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_SEC_TX_QUEUE_EMPTY_MASK, pse_stat),
3714+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_SEC_RX_QUEUE_EMPTY_SHFT, pse_stat));
3715+ seq_printf(s, "\t\tSFD PARK Q empty=%ld\n",
3716+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_SFD_PARK_QUEUE_EMPTY_MASK, pse_stat));
3717+ seq_printf(s, "\t\tMDP TXIOC Q/RXIOC Q empty=%ld/%ld\n",
3718+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_TXIOC_QUEUE_EMPTY_MASK, pse_stat),
3719+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_RXIOC_QUEUE_EMPTY_MASK, pse_stat));
3720+ seq_printf(s, "\t\tRLS Q empty=%ld\n",
3721+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_RLS_Q_EMTPY_MASK, pse_stat));
3722+ seq_printf(s, "Nonempty Q info:\n");
3723+
3724+ for (i = 0; i < 31; i++) {
3725+ if (((pse_stat & (0x1 << i)) >> i) == 0) {
3726+ u32 hfid, tfid, pktcnt, fl_que_ctrl[3] = {0};
3727+
3728+ if (pse_queue_empty_info[i].QueueName != NULL) {
3729+ seq_printf(s, "\t%s: ", pse_queue_empty_info[i].QueueName);
3730+ fl_que_ctrl[0] |= MT_DBG_PSE_FL_QUE_CTRL_0_EXECUTE_MASK;
3731+ fl_que_ctrl[0] |= (pse_queue_empty_info[i].Portid << MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_PID_SHFT);
3732+ fl_que_ctrl[0] |= (pse_queue_empty_info[i].Queueid << MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_QID_SHFT);
3733+ } else
3734+ continue;
3735+
3736+ fl_que_ctrl[0] |= (0x1 << 31);
3737+
3738+ mt76_wr(dev, MT_DBG_PSE_FL_QUE_CTRL_0_ADDR, fl_que_ctrl[0]);
3739+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PSE_FL_QUE_CTRL_2_ADDR);
3740+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PSE_FL_QUE_CTRL_3_ADDR);
3741+
3742+ hfid = FIELD_GET(MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_HEAD_FID_MASK, fl_que_ctrl[1]);
3743+ tfid = FIELD_GET(MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_TAIL_FID_MASK, fl_que_ctrl[1]);
3744+ pktcnt = FIELD_GET(MT_DBG_PSE_FL_QUE_CTRL_3_QUEUE_PKT_NUM_MASK, fl_que_ctrl[2]);
3745+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x\n",
3746+ tfid, hfid, pktcnt);
3747+ }
3748+ }
3749+
3750+ return 0;
3751+}
3752+
3753+static int mt7915_mibinfo_read_per_band(struct seq_file *s, int band_idx)
3754+{
3755+#define BSS_NUM 4
3756+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
3757+ u32 mac_val0, mac_val, mac_val1, idx, band_offset = 0;
3758+ u32 msdr6, msdr7, msdr8, msdr9, msdr10, msdr16, msdr17, msdr18, msdr19, msdr20, msdr21;
3759+ u32 mbxsdr[BSS_NUM][7];
3760+ u32 mbtcr[16], mbtbcr[16], mbrcr[16], mbrbcr[16];
3761+ u32 btcr[BSS_NUM], btbcr[BSS_NUM], brcr[BSS_NUM], brbcr[BSS_NUM], btdcr[BSS_NUM], brdcr[BSS_NUM];
3762+ u32 mu_cnt[5];
3763+ u32 ampdu_cnt[3];
3764+ unsigned long per;
3765+
3766+ seq_printf(s, "Band %d MIB Status\n", band_idx);
3767+ seq_printf(s, "===============================\n");
3768+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SCR0(band_idx));
3769+ seq_printf(s, "MIB Status Control=0x%x\n", mac_val);
3770+ if (is_mt7915(&dev->mt76)) {
3771+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0PBSCR(band_idx));
3772+ seq_printf(s, "MIB Per-BSS Status Control=0x%x\n", mac_val);
3773+ }
3774+
3775+ msdr6 = mt76_rr(dev, MT_DBG_MIB_M0SDR6(band_idx));
3776+ msdr7 = mt76_rr(dev, MT_DBG_MIB_M0SDR7(band_idx));
3777+ msdr8 = mt76_rr(dev, MT_DBG_MIB_M0SDR8(band_idx));
3778+ msdr9 = mt76_rr(dev, MT_DBG_MIB_M0SDR9(band_idx));
3779+ msdr10 = mt76_rr(dev, MT_DBG_MIB_M0SDR10(band_idx));
3780+ msdr16 = mt76_rr(dev, MT_DBG_MIB_M0SDR16(band_idx));
3781+ msdr17 = mt76_rr(dev, MT_DBG_MIB_M0SDR17(band_idx));
3782+ msdr18 = mt76_rr(dev, MT_DBG_MIB_M0SDR18(band_idx));
3783+ msdr19 = mt76_rr(dev, MT_DBG_MIB_M0SDR19(band_idx));
3784+ msdr20 = mt76_rr(dev, MT_DBG_MIB_M0SDR20(band_idx));
3785+ msdr21 = mt76_rr(dev, MT_DBG_MIB_M0SDR21(band_idx));
3786+ ampdu_cnt[0] = mt76_rr(dev, MT_DBG_MIB_M0SDR12(band_idx));
3787+ ampdu_cnt[1] = mt76_rr(dev, MT_DBG_MIB_M0SDR14(band_idx));
3788+ ampdu_cnt[2] = mt76_rr(dev, MT_DBG_MIB_M0SDR15(band_idx));
3789+ ampdu_cnt[1] &= MT_DBG_MIB_M0SDR14_AMPDU_MASK;
3790+ ampdu_cnt[2] &= MT_DBG_MIB_M0SDR15_AMPDU_ACKED_MASK;
3791+
3792+ seq_printf(s, "===Phy/Timing Related Counters===\n");
3793+ seq_printf(s, "\tChannelIdleCnt=0x%x\n", msdr6 & BN0_WF_MIB_TOP_M0SDR6_CHANNEL_IDLE_COUNT_MASK);
3794+ seq_printf(s, "\tCCA_NAV_Tx_Time=0x%x\n", msdr9 & BN0_WF_MIB_TOP_M0SDR9_CCA_NAV_TX_TIME_MASK);
3795+ seq_printf(s, "\tRx_MDRDY_CNT=0x%lx\n", msdr10 & MT_DBG_MIB_M0SDR10_RX_MDRDY_COUNT_MASK);
3796+ seq_printf(s, "\tCCK_MDRDY_TIME=0x%x, OFDM_MDRDY_TIME=0x%x, OFDM_GREEN_MDRDY_TIME=0x%x\n",
3797+ msdr19 & BN0_WF_MIB_TOP_M0SDR19_CCK_MDRDY_TIME_MASK,
3798+ msdr20 & BN0_WF_MIB_TOP_M0SDR20_OFDM_LG_MIXED_VHT_MDRDY_TIME_MASK,
3799+ msdr21 & BN0_WF_MIB_TOP_M0SDR21_OFDM_GREEN_MDRDY_TIME_MASK);
3800+ seq_printf(s, "\tPrim CCA Time=0x%x\n", msdr16 & BN0_WF_MIB_TOP_M0SDR16_P_CCA_TIME_MASK);
3801+ seq_printf(s, "\tSec CCA Time=0x%x\n", msdr17 & BN0_WF_MIB_TOP_M0SDR17_S_CCA_TIME_MASK);
3802+ seq_printf(s, "\tPrim ED Time=0x%x\n", msdr18 & BN0_WF_MIB_TOP_M0SDR18_P_ED_TIME_MASK);
3803+
3804+ seq_printf(s, "===Tx Related Counters(Generic)===\n");
3805+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR0(band_idx));
3806+ dev->dbg.bcn_total_cnt[band_idx] += (mac_val & BN0_WF_MIB_TOP_M0SDR0_BEACONTXCOUNT_MASK);
3807+ seq_printf(s, "\tBeaconTxCnt=0x%x\n",dev->dbg.bcn_total_cnt[band_idx]);
3808+ dev->dbg.bcn_total_cnt[band_idx] = 0;
3809+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0DR0(band_idx));
3810+ seq_printf(s, "\tTx 20MHz Cnt=0x%x\n", mac_val & BN0_WF_MIB_TOP_M0DR0_TX_20MHZ_CNT_MASK);
3811+ seq_printf(s, "\tTx 40MHz Cnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_SHFT);
3812+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0DR1(band_idx));
3813+ seq_printf(s, "\tTx 80MHz Cnt=0x%x\n", mac_val & BN0_WF_MIB_TOP_M0DR1_TX_80MHZ_CNT_MASK);
3814+ seq_printf(s, "\tTx 160MHz Cnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_SHFT);
3815+ seq_printf(s, "\tAMPDU Cnt=0x%x\n", ampdu_cnt[0]);
3816+ seq_printf(s, "\tAMPDU MPDU Cnt=0x%x\n", ampdu_cnt[1]);
3817+ seq_printf(s, "\tAMPDU MPDU Ack Cnt=0x%x\n", ampdu_cnt[2]);
3818+ per = (ampdu_cnt[2] == 0 ? 0 : 1000 * (ampdu_cnt[1] - ampdu_cnt[2]) / ampdu_cnt[1]);
3819+ seq_printf(s, "\tAMPDU MPDU PER=%ld.%1ld%%\n", per / 10, per % 10);
3820+
3821+ seq_printf(s, "===MU Related Counters===\n");
3822+ mu_cnt[0] = mt76_rr(dev, MT_DBG_MIB_MUBF(band_idx));
3823+ mu_cnt[1] = mt76_rr(dev, MT_DBG_MIB_M0DR8(band_idx));
3824+ mu_cnt[2] = mt76_rr(dev, MT_DBG_MIB_M0DR9(band_idx));
3825+ mu_cnt[3] = mt76_rr(dev, MT_DBG_MIB_M0DR10(band_idx));
3826+ mu_cnt[4] = mt76_rr(dev, MT_DBG_MIB_M0DR11(band_idx));
3827+ seq_printf(s, "\tMUBF_TX_COUNT=0x%x\n", mu_cnt[0] & BN0_WF_MIB_TOP_M0SDR34_MUBF_TX_COUNT_MASK);
3828+ seq_printf(s, "\tMU_TX_MPDU_COUNT(Ok+Fail)=0x%x\n", mu_cnt[1]);
3829+ seq_printf(s, "\tMU_TX_OK_MPDU_COUNT=0x%x\n", mu_cnt[2]);
3830+ seq_printf(s, "\tMU_TO_SU_PPDU_COUNT=0x%x\n", mu_cnt[3] & BN0_WF_MIB_TOP_M0DR10_MU_FAIL_PPDU_CNT_MASK);
3831+ seq_printf(s, "\tSU_TX_OK_MPDU_COUNT=0x%x\n", mu_cnt[4]);
3832+
3833+ seq_printf(s, "===Rx Related Counters(Generic)===\n");
3834+ seq_printf(s, "\tVector Mismacth Cnt=0x%x\n", msdr7 & BN0_WF_MIB_TOP_M0SDR7_VEC_MISS_COUNT_MASK);
3835+ seq_printf(s, "\tDelimiter Fail Cnt=0x%x\n", msdr8 & BN0_WF_MIB_TOP_M0SDR8_DELIMITER_FAIL_COUNT_MASK);
3836+
3837+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR3(band_idx));
3838+ seq_printf(s, "\tRxFCSErrCnt=0x%lx\n", __DBG_FIELD_GET(DBG_MIB_RX_FCS_ERROR_COUNT, mac_val));
3839+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR4(band_idx));
3840+ seq_printf(s, "\tRxFifoFullCnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0SDR4_RX_FIFO_FULL_COUNT_MASK));
3841+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR11(band_idx));
3842+ seq_printf(s, "\tRxLenMismatch=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0SDR11_RX_LEN_MISMATCH_MASK));
3843+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR5(band_idx));
3844+ seq_printf(s, "\tRxMPDUCnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0SDR5_RX_MPDU_COUNT_MASK));
3845+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR22(band_idx));
3846+ seq_printf(s, "\tRx AMPDU Cnt=0x%x\n", mac_val);
3847+ /* TODO: shiang-MT7615, is MIB_M0SDR23 used for Rx total byte count for all or just AMPDU only??? */
3848+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR23(band_idx));
3849+ seq_printf(s, "\tRx Total ByteCnt=0x%x\n", mac_val);
3850+
3851+ if (is_mt7915(&dev->mt76)) {
3852+ band_offset = WF_WTBLON_TOP_B1BTCRn_ADDR - WF_WTBLON_TOP_B0BTCRn_ADDR;//check
3853+ seq_printf(s, "===Per-BSS Related Tx/Rx Counters===\n");
3854+ seq_printf(s, "BSS Idx TxCnt/DataCnt TxByteCnt RxCnt/DataCnt RxByteCnt\n");
3855+
3856+ for (idx = 0; idx < BSS_NUM; idx++) {
3857+ btcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BTCRn_ADDR + band_offset + idx * 4);
3858+ btbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BTBCRn_ADDR + band_offset + idx * 4);
3859+ brcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BRCRn_ADDR + band_offset + idx * 4);
3860+ brbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BRBCRn_ADDR + band_offset + idx * 4);
3861+ btdcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BTDCRn_ADDR + band_offset + idx * 4);
3862+ brdcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BRDCRn_ADDR + band_offset + idx * 4);
3863+ }
3864+
3865+ for (idx = 0; idx < BSS_NUM; idx++) {
3866+ seq_printf(s, "%d\t 0x%x/0x%x\t 0x%x \t 0x%x/0x%x \t 0x%x\n",
3867+ idx, btcr[idx], btdcr[idx], btbcr[idx],
3868+ brcr[idx], brdcr[idx], brbcr[idx]);
3869+ }
3870+
3871+ band_offset = (BN1_WF_MIB_TOP_BASE - BN0_WF_MIB_TOP_BASE) * band_idx;
3872+ seq_printf(s, "===Per-MBSS Related MIB Counters===\n");
3873+ seq_printf(s, "BSS Idx RTSTx/RetryCnt BAMissCnt AckFailCnt FrmRetry1/2/3Cnt\n");
3874+
3875+ for (idx = 0; idx < BSS_NUM; idx++) {
3876+ mbxsdr[idx][0] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR0_ADDR + band_offset + idx * 0x10);
3877+ mbxsdr[idx][1] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR1_ADDR + band_offset + idx * 0x10);
3878+ mbxsdr[idx][2] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR2_ADDR + band_offset + idx * 0x10);
3879+ mbxsdr[idx][3] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR3_ADDR + band_offset + idx * 0x10);
3880+ }
3881+
3882+ for (idx = 0; idx < BSS_NUM; idx++) {
3883+ seq_printf(s, "%d:\t0x%08x/0x%08x 0x%08x \t 0x%08x \t 0x%08x/0x%08x/0x%08x\n",
3884+ idx, (mbxsdr[idx][0] & BN0_WF_MIB_TOP_M0B0SDR0_RTSTXCOUNT_MASK),
3885+ (mbxsdr[idx][0] & BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_MASK) >> BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_SHFT,
3886+ (mbxsdr[idx][1] & BN0_WF_MIB_TOP_M0B0SDR1_BAMISSCOUNT_MASK),
3887+ (mbxsdr[idx][1] & BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_MASK) >> BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_SHFT,
3888+ (mbxsdr[idx][2] & BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRYCOUNT_MASK),
3889+ (mbxsdr[idx][2] & BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_MASK) >> BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_SHFT,
3890+ (mbxsdr[idx][3] & BN0_WF_MIB_TOP_M0B0SDR3_FRAMERETRY3COUNT_MASK));
3891+ }
3892+
3893+ band_offset = WF_WTBLON_TOP_B1BTCRn_ADDR - WF_WTBLON_TOP_B0BTCRn_ADDR;
3894+ seq_printf(s, "===Per-MBSS Related Tx/Rx Counters===\n");
3895+ seq_printf(s, "MBSSIdx TxCnt TxByteCnt RxCnt RxByteCnt\n");
3896+
3897+ for (idx = 0; idx < 16; idx++) {
3898+ mbtcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBTCRn_ADDR + band_offset + idx * 4);
3899+ mbtbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBTBCRn_ADDR + band_offset + idx * 4);
3900+ mbrcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBRCRn_ADDR + band_offset + idx * 4);
3901+ mbrbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBRBCRn_ADDR + band_offset + idx * 4);
3902+ }
3903+
3904+ for (idx = 0; idx < 16; idx++) {
3905+ seq_printf(s, "%d\t 0x%08x\t 0x%08x \t 0x%08x \t 0x%08x\n",
3906+ idx, mbtcr[idx], mbtbcr[idx], mbrcr[idx], mbrbcr[idx]);
3907+ }
3908+ return 0;
3909+ } else {
3910+ u32 btocr[BSS_NUM], mbtocr[16],mbrocr[16], brocr[BSS_NUM];
3911+ u8 bss_nums = BSS_NUM;
3912+
3913+ band_offset = (BN1_WF_MIB_TOP_BTOCR_ADDR - BN0_WF_MIB_TOP_BTOCR_ADDR) * band_idx;
3914+ seq_printf(s, "===Per-BSS Related Tx/Rx Counters===\n");
3915+ seq_printf(s, "BSS Idx TxCnt/DataCnt TxByteCnt RxCnt/DataCnt RxByteCnt\n");
3916+
3917+ for (idx = 0; idx < BSS_NUM; idx++) {
3918+ btocr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BTOCR_ADDR + band_offset + (idx >> 1) * 4));
3919+ btdcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BTDCR_ADDR + band_offset + (idx >> 1) * 4));
3920+ btbcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BTBCR_ADDR + band_offset + (idx * 4)));
3921+ brocr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BROCR_ADDR + band_offset + (idx >> 1) * 4));
3922+ brdcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BRDCR_ADDR + band_offset + (idx >> 1) * 4));
3923+ brbcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BRBCR_ADDR + band_offset + (idx * 4)));
3924+
3925+ if ((idx % 2) == 0) {
3926+ btocr[idx] = ((btocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_SHFT);
3927+ btdcr[idx] = ((btdcr[idx] & BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_SHFT);
3928+ brocr[idx] = ((brocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_SHFT);
3929+ brdcr[idx] = ((brdcr[idx] & BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_SHFT);
3930+ } else {
3931+ btocr[idx] = ((btocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_SHFT);
3932+ btdcr[idx] = ((btdcr[idx] & BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_SHFT);
3933+ brocr[idx] = ((brocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_SHFT);
3934+ brdcr[idx] = ((brdcr[idx] & BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_SHFT);
3935+ }
3936+ }
3937+
3938+ for (idx = 0; idx < BSS_NUM; idx++) {
3939+ seq_printf(s, "%d\t 0x%x/0x%x\t 0x%x \t 0x%x/0x%x \t 0x%x\n",
3940+ idx, btocr[idx], btdcr[idx], btbcr[idx], brocr[idx], brdcr[idx], brbcr[idx]);
3941+ }
3942+
3943+ band_offset = (BN1_WF_MIB_TOP_BASE - BN0_WF_MIB_TOP_BASE) * band_idx;
3944+ seq_printf(s, "===Per-MBSS Related MIB Counters===\n");
3945+ seq_printf(s, "BSS Idx RTSTx/RetryCnt BAMissCnt AckFailCnt FrmRetry1/2/3Cnt\n");
3946+
3947+ for (idx = 0; idx < BSS_NUM; idx++) {
3948+ mbxsdr[idx][0] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR0_ADDR + band_offset + ((idx >> 1) * 4));
3949+ mbxsdr[idx][1] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR1_ADDR + band_offset + ((idx >> 1) * 4));
3950+ mbxsdr[idx][2] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR2_ADDR + band_offset + ((idx >> 1) * 4));
3951+ mbxsdr[idx][3] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR3_ADDR + band_offset + ((idx >> 1) * 4));
3952+ mbxsdr[idx][4] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR4_ADDR + band_offset + ((idx >> 1) * 4));
3953+ mbxsdr[idx][5] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR5_ADDR + band_offset + ((idx >> 1) * 4));
3954+ mbxsdr[idx][6] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR6_ADDR + band_offset + ((idx >> 1) * 4));
3955+
3956+ if ((idx % 2) == 0) {
3957+ mbxsdr[idx][0] = ((mbxsdr[idx][0] & BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_SHFT);
3958+ mbxsdr[idx][1] = ((mbxsdr[idx][1] & BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_SHFT);
3959+ mbxsdr[idx][2] = ((mbxsdr[idx][2] & BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_SHFT);
3960+ mbxsdr[idx][3] = ((mbxsdr[idx][3] & BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_SHFT);
3961+ mbxsdr[idx][4] = ((mbxsdr[idx][4] & BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_SHFT);
3962+ mbxsdr[idx][5] = ((mbxsdr[idx][5] & BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_SHFT);
3963+ mbxsdr[idx][6] = ((mbxsdr[idx][6] & BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_SHFT);
3964+ } else {
3965+ mbxsdr[idx][0] = ((mbxsdr[idx][0] & BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_SHFT);
3966+ mbxsdr[idx][1] = ((mbxsdr[idx][1] & BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_SHFT);
3967+ mbxsdr[idx][2] = ((mbxsdr[idx][2] & BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_SHFT);
3968+ mbxsdr[idx][3] = ((mbxsdr[idx][3] & BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_SHFT);
3969+ mbxsdr[idx][4] = ((mbxsdr[idx][4] & BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_SHFT);
3970+ mbxsdr[idx][5] = ((mbxsdr[idx][5] & BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_SHFT);
3971+ mbxsdr[idx][6] = ((mbxsdr[idx][6] & BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_SHFT);
3972+ }
3973+ }
3974+
3975+ for (idx = 0; idx < BSS_NUM; idx++) {
3976+ seq_printf(s, "%d:\t0x%x/0x%x 0x%x \t 0x%x \t 0x%x/0x%x/0x%x\n",
3977+ idx,
3978+ mbxsdr[idx][0], mbxsdr[idx][1], mbxsdr[idx][2], mbxsdr[idx][3],
3979+ mbxsdr[idx][4], mbxsdr[idx][5], mbxsdr[idx][6]);
3980+ }
3981+
3982+ band_offset = (BN1_WF_MIB_TOP_BTOCR_ADDR - BN0_WF_MIB_TOP_BTOCR_ADDR) * band_idx;
3983+ seq_printf(s, "===Per-MBSS Related Tx/Rx Counters===\n");
3984+ seq_printf(s, "MBSSIdx TxCnt TxByteCnt RxCnt RxByteCnt\n");
3985+
3986+ for (idx = 0; idx < 16; idx++) {
3987+ mbtocr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BTOCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + ((idx >> 1) * 4)));
3988+ mbtbcr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BTBCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + (idx * 4)));
3989+ mbrocr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BROCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + ((idx >> 1) * 4)));
3990+ mbrbcr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BRBCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + (idx * 4)));
3991+
3992+ if ((idx % 2) == 0) {
3993+ mbtocr[idx] = ((mbtocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_SHFT);
3994+ mbrocr[idx] = ((mbrocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_SHFT);
3995+ } else {
3996+ mbtocr[idx] = ((mbtocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_SHFT);
3997+ mbrocr[idx] = ((mbrocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_SHFT);
3998+ }
3999+ }
4000+
4001+ for (idx = 0; idx < 16; idx++) {
4002+ seq_printf(s, "%d\t 0x%08x\t 0x%08x \t 0x%08x \t 0x%08x\n",
4003+ idx, mbtocr[idx], mbtbcr[idx], mbrocr[idx], mbrbcr[idx]);
4004+ }
4005+ }
4006+
4007+ seq_printf(s, "===Dummy delimiter insertion result===\n");
4008+ mac_val0 = mt76_rr(dev, MT_DBG_MIB_M0DR11(band_idx));
4009+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0DR6(band_idx));
4010+ mac_val1 = mt76_rr(dev, MT_DBG_MIB_M0DR7(band_idx));
4011+ seq_printf(s, "Range0 = %d\t Range1 = %d\t Range2 = %d\t Range3 = %d\t Range4 = %d\n",
4012+ (mac_val0 & BN0_WF_MIB_TOP_M0DR12_TX_DDLMT_RNG0_CNT_MASK),
4013+ (mac_val & BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG1_CNT_MASK),
4014+ (mac_val & BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_SHFT,
4015+ (mac_val1 & BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG3_CNT_MASK),
4016+ (mac_val1 & BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_SHFT);
4017+
4018+ return 0;
4019+}
4020+
4021+static int mt7915_mibinfo_band0(struct seq_file *s, void *data)
4022+{
4023+ mt7915_mibinfo_read_per_band(s, 0);
4024+ return 0;
4025+}
4026+
4027+static int mt7915_mibinfo_band1(struct seq_file *s, void *data)
4028+{
4029+ mt7915_mibinfo_read_per_band(s, 1);
4030+ return 0;
4031+}
4032+
4033+static int mt7915_token_read(struct seq_file *s, void *data)
4034+{
4035+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
4036+ int id, count = 0;
4037+ struct mt76_txwi_cache *txwi;
4038+
4039+ seq_printf(s, "Cut through token:\n");
4040+ spin_lock_bh(&dev->mt76.token_lock);
4041+ idr_for_each_entry(&dev->mt76.token, txwi, id) {
4042+ seq_printf(s, "%4d ", id);
4043+ count++;
4044+ if (count % 8 == 0)
4045+ seq_printf(s, "\n");
4046+ }
4047+ spin_unlock_bh(&dev->mt76.token_lock);
4048+ seq_printf(s, "\n");
4049+
4050+ return 0;
4051+}
4052+
4053+struct txd_l {
4054+ u32 txd_0;
4055+ u32 txd_1;
4056+ u32 txd_2;
4057+ u32 txd_3;
4058+ u32 txd_4;
4059+ u32 txd_5;
4060+ u32 txd_6;
4061+ u32 txd_7;
4062+} __packed;
4063+
4064+char *pkt_ft_str[] = {"cut_through", "store_forward", "cmd", "PDA_FW_Download"};
4065+char *hdr_fmt_str[] = {
4066+ "Non-80211-Frame",
4067+ "Command-Frame",
4068+ "Normal-80211-Frame",
4069+ "enhanced-80211-Frame",
4070+};
4071+/* TMAC_TXD_1.hdr_format */
4072+#define TMI_HDR_FT_NON_80211 0x0
4073+#define TMI_HDR_FT_CMD 0x1
4074+#define TMI_HDR_FT_NOR_80211 0x2
4075+#define TMI_HDR_FT_ENH_80211 0x3
4076+
4077+void mt7915_dump_tmac_info(u8 *tmac_info)
4078+{
4079+ struct txd_l *txd = (struct txd_l *)tmac_info;
4080+
4081+ printk("txd raw data: size=%d\n", MT_TXD_SIZE);
4082+ print_hex_dump(KERN_ERR , "", DUMP_PREFIX_OFFSET, 16, 1, tmac_info, MT_TXD_SIZE, false);
4083+
4084+ printk("TMAC_TXD Fields:\n");
4085+ printk("\tTMAC_TXD_0:\n");
4086+
4087+ /* DW0 */
4088+ /* TX Byte Count [15:0] */
4089+ printk("\t\tTxByteCnt = %ld\n", FIELD_GET(MT_TXD0_TX_BYTES, txd->txd_0));
4090+
4091+ /* PKT_FT: Packet Format [24:23] */
4092+ printk("\t\tpkt_ft = %ld(%s)\n",
4093+ FIELD_GET(MT_TXD0_PKT_FMT, txd->txd_0),
4094+ pkt_ft_str[FIELD_GET(MT_TXD0_PKT_FMT, txd->txd_0)]);
4095+
4096+ /* Q_IDX [31:25] */
4097+ printk("\t\tQueID =0x%lx\n", FIELD_GET(MT_TXD0_Q_IDX, txd->txd_0));
4098+
4099+ printk("\tTMAC_TXD_1:\n");
4100+
4101+ /* DW1 */
4102+ /* WLAN Indec [9:0] */
4103+ printk("\t\tWlan Index = %ld\n", FIELD_GET(MT_TXD1_WLAN_IDX, txd->txd_1));
4104+
4105+ /* VTA [10] */
4106+ printk("\t\tVTA = %d\n", ((txd->txd_1 & MT_TXD1_VTA) ? 1 : 0));
4107+
4108+ /* HF: Header Format [17:16] */
4109+ printk("\t\tHdrFmt = %ld(%s)\n",
4110+ FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1),
4111+ FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1) < 4 ?
4112+ hdr_fmt_str[FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1)] : "N/A");
4113+
4114+ switch (FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1)) {
4115+ case TMI_HDR_FT_NON_80211:
4116+ /* MRD [11], EOSP [12], RMVL [13], VLAN [14], ETYPE [15] */
4117+ printk("\t\t\tMRD = %d, EOSP = %d,\
4118+ RMVL = %d, VLAN = %d, ETYP = %d\n",
4119+ (txd->txd_1 & MT_TXD1_MRD) ? 1 : 0,
4120+ (txd->txd_1 & MT_TXD1_EOSP) ? 1 : 0,
4121+ (txd->txd_1 & MT_TXD1_RMVL) ? 1 : 0,
4122+ (txd->txd_1 & MT_TXD1_VLAN) ? 1 : 0,
4123+ (txd->txd_1 & MT_TXD1_ETYP) ? 1 : 0);
4124+ break;
4125+ case TMI_HDR_FT_NOR_80211:
4126+ /* HEADER_LENGTH [15:11] */
4127+ printk("\t\t\tHeader Len = %ld(WORD)\n", FIELD_GET(MT_TXD1_HDR_INFO, txd->txd_1));
4128+ break;
4129+
4130+ case TMI_HDR_FT_ENH_80211:
4131+ /* EOSP [12], AMS [13] */
4132+ printk("\t\t\tEOSP = %d, AMS = %d\n",
4133+ (txd->txd_1 & MT_TXD1_EOSP) ? 1 : 0,
4134+ (txd->txd_1 & MT_TXD1_AMS) ? 1 : 0);
4135+ break;
4136+ }
4137+
4138+ /* Header Padding [19:18] */
4139+ printk("\t\tHdrPad = %ld\n", FIELD_GET(MT_TXD1_HDR_PAD, txd->txd_1));
4140+
4141+ /* TID [22:20] */
4142+ printk("\t\tTID = %ld\n", FIELD_GET(MT_TXD1_TID, txd->txd_1));
4143+
4144+
4145+ /* UtxB/AMSDU_C/AMSDU [23] */
4146+ printk("\t\tamsdu = %d\n", ((txd->txd_1 & MT_TXD1_AMSDU) ? 1 : 0));
4147+
4148+ /* OM [29:24] */
4149+ printk("\t\town_mac = %ld\n", FIELD_GET(MT_TXD1_OWN_MAC, txd->txd_1));
4150+
4151+
4152+ /* TGID [30] */
4153+ printk("\t\tTGID = %d\n", ((txd->txd_1 & MT_TXD1_TGID) ? 1 : 0));
4154+
4155+
4156+ /* FT [31] */
4157+ printk("\t\tTxDFormatType = %d\n", (txd->txd_1 & MT_TXD1_LONG_FORMAT) ? 1 : 0);
4158+
4159+ printk("\tTMAC_TXD_2:\n");
4160+ /* DW2 */
4161+ /* Subtype [3:0] */
4162+ printk("\t\tsub_type = %ld\n", FIELD_GET(MT_TXD2_SUB_TYPE, txd->txd_2));
4163+
4164+ /* Type[5:4] */
4165+ printk("\t\tfrm_type = %ld\n", FIELD_GET(MT_TXD2_FRAME_TYPE, txd->txd_2));
4166+
4167+ /* NDP [6] */
4168+ printk("\t\tNDP = %d\n", ((txd->txd_2 & MT_TXD2_NDP) ? 1 : 0));
4169+
4170+ /* NDPA [7] */
4171+ printk("\t\tNDPA = %d\n", ((txd->txd_2 & MT_TXD2_NDPA) ? 1 : 0));
4172+
4173+ /* SD [8] */
4174+ printk("\t\tSounding = %d\n", ((txd->txd_2 & MT_TXD2_SOUNDING) ? 1 : 0));
4175+
4176+ /* RTS [9] */
4177+ printk("\t\tRTS = %d\n", ((txd->txd_2 & MT_TXD2_RTS) ? 1 : 0));
4178+
4179+ /* BM [10] */
4180+ printk("\t\tbc_mc_pkt = %d\n", ((txd->txd_2 & MT_TXD2_MULTICAST) ? 1 : 0));
4181+
4182+ /* B [11] */
4183+ printk("\t\tBIP = %d\n", ((txd->txd_2 & MT_TXD2_BIP) ? 1 : 0));
4184+
4185+ /* DU [12] */
4186+ printk("\t\tDuration = %d\n", ((txd->txd_2 & MT_TXD2_DURATION) ? 1 : 0));
4187+
4188+ /* HE [13] */
4189+ printk("\t\tHE(HTC Exist) = %d\n", ((txd->txd_2 & MT_TXD2_HTC_VLD) ? 1 : 0));
4190+
4191+ /* FRAG [15:14] */
4192+ printk("\t\tFRAG = %ld\n", FIELD_GET(MT_TXD2_FRAG, txd->txd_2));
4193+
4194+
4195+ /* Remaining Life Time [23:16]*/
4196+ printk("\t\tReamingLife/MaxTx time = %ld (unit: 64TU)\n",
4197+ FIELD_GET(MT_TXD2_MAX_TX_TIME, txd->txd_2));
4198+
4199+ /* Power Offset [29:24] */
4200+ printk("\t\tpwr_offset = %ld\n", FIELD_GET(MT_TXD2_POWER_OFFSET, txd->txd_2));
4201+
4202+ /* FRM [30] */
4203+ printk("\t\tfix rate mode = %d\n", (txd->txd_2 & MT_TXD2_FIXED_RATE) ? 1 : 0);
4204+
4205+ /* FR[31] */
4206+ printk("\t\tfix rate = %d\n", (txd->txd_2 & MT_TXD2_FIX_RATE) ? 1 : 0);
4207+
4208+
4209+ printk("\tTMAC_TXD_3:\n");
4210+
4211+ /* DW3 */
4212+ /* NA [0] */
4213+ printk("\t\tNoAck = %d\n", (txd->txd_3 & MT_TXD3_NO_ACK) ? 1 : 0);
4214+
4215+ /* PF [1] */
4216+ printk("\t\tPF = %d\n", (txd->txd_3 & MT_TXD3_PROTECT_FRAME) ? 1 : 0);
4217+
4218+ /* EMRD [2] */
4219+ printk("\t\tEMRD = %d\n", (txd->txd_3 & MT_TXD3_EMRD) ? 1 : 0);
4220+
4221+ /* EEOSP [3] */
4222+ printk("\t\tEEOSP = %d\n", (txd->txd_3 & MT_TXD3_EEOSP) ? 1 : 0);
4223+
4224+ /* DAS [4] */
4225+ printk("\t\tda_select = %d\n", (txd->txd_3 & MT_TXD3_DAS) ? 1 : 0);
4226+
4227+ /* TM [5] */
4228+ printk("\t\ttm = %d\n", (txd->txd_3 & MT_TXD3_TIMING_MEASURE) ? 1 : 0);
4229+
4230+ /* TX Count [10:6] */
4231+ printk("\t\ttx_cnt = %ld\n", FIELD_GET(MT_TXD3_TX_COUNT, txd->txd_3));
4232+
4233+ /* Remaining TX Count [15:11] */
4234+ printk("\t\tremain_tx_cnt = %ld\n", FIELD_GET(MT_TXD3_REM_TX_COUNT, txd->txd_3));
4235+
4236+ /* SN [27:16] */
4237+ printk("\t\tsn = %ld\n", FIELD_GET(MT_TXD3_SEQ, txd->txd_3));
4238+
4239+ /* BA_DIS [28] */
4240+ printk("\t\tba dis = %d\n", (txd->txd_3 & MT_TXD3_BA_DISABLE) ? 1 : 0);
4241+
4242+ /* Power Management [29] */
4243+ printk("\t\tpwr_mgmt = 0x%x\n", (txd->txd_3 & MT_TXD3_SW_POWER_MGMT) ? 1 : 0);
4244+
4245+ /* PN_VLD [30] */
4246+ printk("\t\tpn_vld = %d\n", (txd->txd_3 & MT_TXD3_PN_VALID) ? 1 : 0);
4247+
4248+ /* SN_VLD [31] */
4249+ printk("\t\tsn_vld = %d\n", (txd->txd_3 & MT_TXD3_SN_VALID) ? 1 : 0);
4250+
4251+
4252+ /* DW4 */
4253+ printk("\tTMAC_TXD_4:\n");
4254+
4255+ /* PN_LOW [31:0] */
4256+ printk("\t\tpn_low = 0x%lx\n", FIELD_GET(MT_TXD4_PN_LOW, txd->txd_4));
4257+
4258+
4259+ /* DW5 */
4260+ printk("\tTMAC_TXD_5:\n");
4261+
4262+ /* PID [7:0] */
4263+ printk("\t\tpid = %ld\n", FIELD_GET(MT_TXD5_PID, txd->txd_5));
4264+
4265+ /* TXSFM [8] */
4266+ printk("\t\ttx_status_fmt = %d\n", (txd->txd_5 & MT_TXD5_TX_STATUS_FMT) ? 1 : 0);
4267+
4268+ /* TXS2M [9] */
4269+ printk("\t\ttx_status_2_mcu = %d\n", (txd->txd_5 & MT_TXD5_TX_STATUS_MCU) ? 1 : 0);
4270+
4271+ /* TXS2H [10] */
4272+ printk("\t\ttx_status_2_host = %d\n", (txd->txd_5 & MT_TXD5_TX_STATUS_HOST) ? 1 : 0);
4273+
4274+ /* ADD_BA [14] */
4275+ printk("\t\tADD_BA = %d\n", (txd->txd_5 & MT_TXD5_ADD_BA) ? 1 : 0);
4276+
4277+ /* MD [15] */
4278+ printk("\t\tMD = %d\n", (txd->txd_5 & MT_TXD5_MD) ? 1 : 0);
4279+
4280+ /* PN_HIGH [31:16] */
4281+ printk("\t\tpn_high = 0x%lx\n", FIELD_GET(MT_TXD5_PN_HIGH, txd->txd_5));
4282+
4283+ /* DW6 */
4284+ printk("\tTMAC_TXD_6:\n");
4285+
4286+ if (txd->txd_2 & MT_TXD2_FIX_RATE) {
4287+ /* Fixed BandWidth mode [2:0] */
developer1346ce52022-12-15 21:36:14 +08004288+ printk("\t\tbw = %ld\n",
4289+ FIELD_GET(MT_TXD6_BW, txd->txd_6) | (txd->txd_6 & MT_TXD6_FIXED_BW));
developere2cc0fa2022-03-29 17:31:03 +08004290+
4291+ /* DYN_BW [3] */
4292+ printk("\t\tdyn_bw = %d\n", (txd->txd_6 & MT_TXD6_DYN_BW) ? 1 : 0);
4293+
4294+ /* ANT_ID [7:4] */
4295+ printk("\t\tant_id = %ld\n", FIELD_GET(MT_TXD6_ANT_ID, txd->txd_6));
4296+
4297+ /* SPE_IDX_SEL [10] */
4298+ printk("\t\tspe_idx_sel = %d\n", (txd->txd_6 & MT_TXD6_SPE_ID_IDX) ? 1 : 0);
4299+
4300+ /* LDPC [11] */
4301+ printk("\t\tldpc = %d\n", (txd->txd_6 & MT_TXD6_LDPC) ? 1 : 0);
4302+
4303+ /* HELTF Type[13:12] */
4304+ printk("\t\tHELTF Type = %ld\n", FIELD_GET(MT_TXD6_HELTF, txd->txd_6));
4305+
4306+ /* GI Type [15:14] */
4307+ printk("\t\tGI = %ld\n", FIELD_GET(MT_TXD6_SGI, txd->txd_6));
4308+
4309+ /* Rate to be Fixed [29:16] */
4310+ printk("\t\ttx_rate = 0x%lx\n", FIELD_GET(MT_TXD6_TX_RATE, txd->txd_6));
4311+ }
4312+
4313+ /* TXEBF [30] */
4314+ printk("\t\ttxebf = %d\n", (txd->txd_6 & MT_TXD6_TX_EBF) ? 1 : 0);
4315+
4316+ /* TXIBF [31] */
4317+ printk("\t\ttxibf = %d\n", (txd->txd_6 & MT_TXD6_TX_IBF) ? 1 : 0);
4318+
4319+ /* DW7 */
4320+ printk("\tTMAC_TXD_7:\n");
4321+
4322+ if ((txd->txd_1 & MT_TXD1_VTA) == 0) {
4323+ /* SW Tx Time [9:0] */
4324+ printk("\t\tsw_tx_time = %ld\n", FIELD_GET(MT_TXD7_TX_TIME, txd->txd_7));
4325+ } else {
4326+ /* TXD Arrival Time [9:0] */
4327+ printk("\t\tat = %ld\n", FIELD_GET(MT_TXD7_TAT, txd->txd_7));
4328+ }
4329+
4330+ /* HW_AMSDU_CAP [10] */
4331+ printk("\t\thw amsdu cap = %d\n",(txd->txd_7 & MT_TXD7_HW_AMSDU) ? 1 : 0);
4332+
4333+ /* SPE_IDX [15:11] */
4334+ if (txd->txd_2 & MT_TXD2_FIX_RATE) {
4335+ printk("\t\tspe_idx = 0x%lx\n", FIELD_GET(MT_TXD7_SPE_IDX, txd->txd_7));
4336+ }
4337+
4338+ /* PSE_FID [27:16] */
4339+ printk("\t\tpse_fid = 0x%lx\n", FIELD_GET(MT_TXD7_PSE_FID, txd->txd_7));
4340+
4341+ /* Subtype [19:16] */
4342+ printk("\t\tpp_sub_type=%ld\n", FIELD_GET(MT_TXD7_SUB_TYPE, txd->txd_7));
4343+
4344+ /* Type [21:20] */
4345+ printk("\t\tpp_type=%ld\n", FIELD_GET(MT_TXD7_TYPE, txd->txd_7));
4346+
4347+ /* CTXD_CNT [25:23] */
4348+ printk("\t\tctxd cnt=0x%lx\n", FIELD_GET(MT_TXD7_CTXD_CNT, txd->txd_7));
4349+
4350+ /* CTXD [26] */
4351+ printk("\t\tctxd = %d\n", (txd->txd_7 & MT_TXD7_CTXD) ? 1 : 0);
4352+
4353+ /* I [28] */
4354+ printk("\t\ti = %d\n", (txd->txd_7 & MT_TXD7_IP_SUM) ? 1 : 0);
4355+
4356+ /* UT [29] */
4357+ printk("\t\tUT = %d\n", (txd->txd_7 & MT_TXD7_UDP_TCP_SUM) ? 1 : 0);
4358+
4359+ /* TXDLEN [31:30] */
4360+ printk("\t\t txd len= %ld\n", FIELD_GET(MT_TXD7_TXD_LEN, txd->txd_7));
4361+}
4362+
4363+
4364+static int mt7915_token_txd_read(struct seq_file *s, void *data)
4365+{
4366+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
4367+ struct mt76_txwi_cache *t;
4368+ u8* txwi;
4369+
4370+ seq_printf(s, "\n");
4371+ spin_lock_bh(&dev->mt76.token_lock);
4372+
4373+ t = idr_find(&dev->mt76.token, dev->dbg.token_idx);
4374+
4375+ spin_unlock_bh(&dev->mt76.token_lock);
4376+ if (t != NULL) {
4377+ struct mt76_dev *mdev = &dev->mt76;
4378+ txwi = ((u8*)(t)) - (mdev->drv->txwi_size);
4379+ mt7915_dump_tmac_info((u8*) txwi);
4380+ seq_printf(s, "\n");
4381+ printk("[SKB]\n");
4382+ print_hex_dump(KERN_ERR , "", DUMP_PREFIX_OFFSET, 16, 1, (u8 *)t->skb->data, t->skb->len, false);
4383+ seq_printf(s, "\n");
4384+ }
4385+ return 0;
4386+}
4387+
4388+static int mt7915_amsduinfo_read(struct seq_file *s, void *data)
4389+{
4390+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
4391+ u32 ple_stat[8] = {0}, total_amsdu = 0;
4392+ u8 i;
4393+
4394+ for (i = 0; i < 8; i++)
4395+ ple_stat[i] = mt76_rr(dev, MT_DBG_PLE_AMSDU_PACK_MSDU_CNT(i));
4396+
4397+ seq_printf(s, "TXD counter status of MSDU:\n");
4398+
4399+ for (i = 0; i < 8; i++)
4400+ total_amsdu += ple_stat[i];
4401+
4402+ for (i = 0; i < 8; i++) {
4403+ seq_printf(s, "AMSDU pack count of %d MSDU in TXD: 0x%x ", i + 1, ple_stat[i]);
4404+ if (total_amsdu != 0)
4405+ seq_printf(s, "(%d%%)\n", ple_stat[i] * 100 / total_amsdu);
4406+ else
4407+ seq_printf(s, "\n");
4408+ }
4409+
4410+ return 0;
4411+
4412+}
4413+
4414+static int mt7915_agginfo_read_per_band(struct seq_file *s, int band_idx)
4415+{
4416+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
4417+ u32 value, idx, agg_rang_sel[15], ampdu_cnt[11], total_ampdu = 0;
4418+
4419+ seq_printf(s, "Band %d AGG Status\n", band_idx);
4420+ seq_printf(s, "===============================\n");
4421+ value = mt76_rr(dev, MT_DBG_AGG_AALCR0(band_idx));
4422+ seq_printf(s, "AC00 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4423+ seq_printf(s, "AC01 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4424+ seq_printf(s, "AC02 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4425+ seq_printf(s, "AC03 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4426+
4427+ value = mt76_rr(dev, MT_DBG_AGG_AALCR1(band_idx));
4428+ seq_printf(s, "AC10 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4429+ seq_printf(s, "AC11 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4430+ seq_printf(s, "AC12 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4431+ seq_printf(s, "AC13 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4432+
4433+ value = mt76_rr(dev, MT_DBG_AGG_AALCR2(band_idx));
4434+ seq_printf(s, "AC20 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4435+ seq_printf(s, "AC21 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4436+ seq_printf(s, "AC22 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4437+ seq_printf(s, "AC23 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4438+
4439+ value = mt76_rr(dev, MT_DBG_AGG_AALCR3(band_idx));
4440+ seq_printf(s, "AC30 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4441+ seq_printf(s, "AC31 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4442+ seq_printf(s, "AC32 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4443+ seq_printf(s, "AC33 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4444+
4445+ value = mt76_rr(dev, MT_DBG_AGG_AALCR4(band_idx));
4446+ seq_printf(s, "ALTX Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR4_ALTX0_AGG_LIMIT_MASK, value));
4447+
4448+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 0));
4449+ seq_printf(s, "Winsize0 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE0_MASK, value));
4450+ seq_printf(s, "Winsize1 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE1_MASK, value));
4451+ seq_printf(s, "Winsize2 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE2_MASK, value));
4452+ seq_printf(s, "Winsize3 limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE3_MASK, value));
4453+
4454+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 1));
4455+ seq_printf(s, "Winsize4 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE4_MASK, value));
4456+ seq_printf(s, "Winsize5 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE5_MASK, value));
4457+ seq_printf(s, "Winsize6 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE6_MASK, value));
4458+ seq_printf(s, "Winsize7 limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE7_MASK, value));
4459+
4460+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 2));
4461+ seq_printf(s, "Winsize8 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZE8_MASK, value));
4462+ seq_printf(s, "Winsize9 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZE9_MASK, value));
4463+ seq_printf(s, "WinsizeA limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZEA_MASK, value));
4464+ seq_printf(s, "WinsizeB limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZEB_MASK, value));
4465+
4466+
4467+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 3));
4468+ seq_printf(s, "WinsizeC limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR3_WINSIZEC_MASK, value));
4469+ seq_printf(s, "WinsizeD limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR3_WINSIZED_MASK, value));
4470+ seq_printf(s, "WinsizeE limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR3_WINSIZEE_MASK, value));
4471+
4472+ seq_printf(s, "===AMPDU Related Counters===\n");
4473+
4474+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 0));
4475+ agg_rang_sel[0] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL0_MASK, value);
4476+ agg_rang_sel[1] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL1_MASK, value);
4477+ agg_rang_sel[2] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL2_MASK, value);
4478+ agg_rang_sel[3] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL3_MASK, value);
4479+
4480+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 1));
4481+ agg_rang_sel[4] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL4_MASK, value);
4482+ agg_rang_sel[5] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL5_MASK, value);
4483+ agg_rang_sel[6] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL6_MASK, value);
4484+ agg_rang_sel[7] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL7_MASK, value);
4485+
4486+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 2));
4487+ agg_rang_sel[8] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL8_MASK, value);
4488+ agg_rang_sel[9] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL9_MASK, value);
4489+ agg_rang_sel[10] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL10_MASK, value);
4490+ agg_rang_sel[11] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL11_MASK, value);
4491+
4492+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 3));
4493+ agg_rang_sel[12] = FIELD_GET(MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL12_MASK, value);
4494+ agg_rang_sel[13] = FIELD_GET(MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL13_MASK, value);
4495+ agg_rang_sel[14] = FIELD_GET(MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL14_MASK, value);
4496+
4497+ /* Need to add 1 after read from AGG_RANG_SEL CR */
4498+ for (idx = 0; idx < 15; idx++)
4499+ agg_rang_sel[idx]++;
4500+
4501+ ampdu_cnt[3] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 0));
4502+ ampdu_cnt[4] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 1));
4503+ ampdu_cnt[5] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 2));
4504+ ampdu_cnt[6] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 3));
4505+ ampdu_cnt[7] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 0));
4506+ ampdu_cnt[8] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 1));
4507+ ampdu_cnt[9] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 2));
4508+ ampdu_cnt[10] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 3));
4509+
4510+ seq_printf(s, "\tTx Agg Range: \t%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d\n",
4511+ agg_rang_sel[0],
4512+ agg_rang_sel[0] + 1, agg_rang_sel[1],
4513+ agg_rang_sel[1] + 1, agg_rang_sel[2],
4514+ agg_rang_sel[2] + 1, agg_rang_sel[3],
4515+ agg_rang_sel[3] + 1, agg_rang_sel[4],
4516+ agg_rang_sel[4] + 1, agg_rang_sel[5],
4517+ agg_rang_sel[5] + 1, agg_rang_sel[6],
4518+ agg_rang_sel[6] + 1, agg_rang_sel[7]);
4519+
4520+#define BIT_0_to_15_MASK 0x0000FFFF
4521+#define BIT_15_to_31_MASK 0xFFFF0000
4522+#define SHFIT_16_BIT 16
4523+
4524+ for (idx = 3; idx < 11; idx++)
4525+ total_ampdu = total_ampdu + (ampdu_cnt[idx] & BIT_0_to_15_MASK) + ((ampdu_cnt[idx] & BIT_15_to_31_MASK) >> SHFIT_16_BIT);
4526+
4527+ seq_printf(s, "\t\t\t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx\n",
4528+ (ampdu_cnt[3]) & MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK,
4529+ FIELD_GET(MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK, ampdu_cnt[3]),
4530+ (ampdu_cnt[4]) & MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK,
4531+ FIELD_GET(MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK, ampdu_cnt[4]),
4532+ (ampdu_cnt[5]) & MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK,
4533+ FIELD_GET(MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK, ampdu_cnt[5]),
4534+ (ampdu_cnt[6]) & MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK,
4535+ FIELD_GET(MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK, ampdu_cnt[6]));
4536+
4537+ if (total_ampdu != 0) {
4538+ seq_printf(s, "\t\t\t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%)\n",
4539+ ((ampdu_cnt[3]) & MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK) * 100 / total_ampdu,
4540+ FIELD_GET(MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK, ampdu_cnt[3]) * 100 / total_ampdu,
4541+ ((ampdu_cnt[4]) & MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK) * 100 / total_ampdu,
4542+ FIELD_GET(MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK, ampdu_cnt[4]) * 100 / total_ampdu,
4543+ ((ampdu_cnt[5]) & MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK) * 100 / total_ampdu,
4544+ FIELD_GET(MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK, ampdu_cnt[5]) * 100 / total_ampdu,
4545+ ((ampdu_cnt[6]) & MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK) * 100 / total_ampdu,
4546+ FIELD_GET(MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK, ampdu_cnt[6]) * 100 / total_ampdu);
4547+ }
4548+
4549+ seq_printf(s, "\t\t\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~256\n",
4550+ agg_rang_sel[7] + 1, agg_rang_sel[8],
4551+ agg_rang_sel[8] + 1, agg_rang_sel[9],
4552+ agg_rang_sel[9] + 1, agg_rang_sel[10],
4553+ agg_rang_sel[10] + 1, agg_rang_sel[11],
4554+ agg_rang_sel[11] + 1, agg_rang_sel[12],
4555+ agg_rang_sel[12] + 1, agg_rang_sel[13],
4556+ agg_rang_sel[13] + 1, agg_rang_sel[14],
4557+ agg_rang_sel[14] + 1);
4558+
4559+ seq_printf(s, "\t\t\t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx\n",
4560+ (ampdu_cnt[7]) & MT_DBG_MIB_M0DR13_TRX_AGG_RANGE8_CNT_MASK,
4561+ FIELD_GET(MT_DBG_MIB_M0DR13_TRX_AGG_RANGE9_CNT_MASK, ampdu_cnt[7]),
4562+ (ampdu_cnt[8]) & MT_DBG_MIB_M0DR14_TRX_AGG_RANGE10_CNT_MASK,
4563+ FIELD_GET(MT_DBG_MIB_M0DR14_TRX_AGG_RANGE11_CNT_MASK, ampdu_cnt[8]),
4564+ (ampdu_cnt[9]) & MT_DBG_MIB_M0DR15_TRX_AGG_RANGE12_CNT_MASK,
4565+ FIELD_GET(MT_DBG_MIB_M0DR15_TRX_AGG_RANGE13_CNT_MASK, ampdu_cnt[9]),
4566+ (ampdu_cnt[10]) & MT_DBG_MIB_M0DR16_TRX_AGG_RANGE14_CNT_MASK,
4567+ FIELD_GET(MT_DBG_MIB_M0DR16_TRX_AGG_RANGE15_CNT_MASK, ampdu_cnt[10]));
4568+
4569+ if (total_ampdu != 0) {
4570+ seq_printf(s, "\t\t\t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%)\n",
4571+ ((ampdu_cnt[7]) & MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK) * 100 / total_ampdu,
4572+ FIELD_GET(MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK, ampdu_cnt[7]) * 100 / total_ampdu,
4573+ ((ampdu_cnt[8]) & MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK) * 100 / total_ampdu,
4574+ FIELD_GET(MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK, ampdu_cnt[8]) * 100 / total_ampdu,
4575+ ((ampdu_cnt[9]) & MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK) * 100 / total_ampdu,
4576+ FIELD_GET(MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK, ampdu_cnt[9]) * 100 / total_ampdu,
4577+ ((ampdu_cnt[10]) & MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK) * 100 / total_ampdu,
4578+ FIELD_GET(MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK, ampdu_cnt[10]) * 100 / total_ampdu);
4579+ }
4580+
4581+ return 0;
4582+}
4583+
4584+static int mt7915_agginfo_read_band0(struct seq_file *s, void *data)
4585+{
4586+ mt7915_agginfo_read_per_band(s, 0);
4587+ return 0;
4588+}
4589+
4590+static int mt7915_agginfo_read_band1(struct seq_file *s, void *data)
4591+{
4592+ mt7915_agginfo_read_per_band(s, 1);
4593+ return 0;
4594+}
4595+
4596+/*usage: <en> <num> <len>
4597+ en: BIT(16) 0: sw amsdu 1: hw amsdu
4598+ num: GENMASK(15, 8) range 1-8
4599+ len: GENMASK(7, 0) unit: 256 bytes */
4600+static int mt7915_sta_tx_amsdu_set(void *data, u64 tx_amsdu)
4601+{
4602+/* UWTBL DW 6 */
4603+#define WTBL_AMSDU_LEN_MASK GENMASK(5, 0)
4604+#define WTBL_AMSDU_NUM_MASK GENMASK(8, 6)
4605+#define WTBL_AMSDU_EN_MASK BIT(9)
4606+#define UWTBL_HW_AMSDU_DW 6
4607+
4608+ struct mt7915_dev *dev = data;
4609+ u32 len = FIELD_GET(GENMASK(7, 0), tx_amsdu);
4610+ u32 num = FIELD_GET(GENMASK(15, 8), tx_amsdu);
4611+ u32 uwtbl;
4612+
developer711759c2022-09-21 18:38:10 +08004613+ mt7915_mcu_set_amsdu_algo(dev, dev->wlan_idx, 0);
4614+
developere2cc0fa2022-03-29 17:31:03 +08004615+ mt7915_wtbl_read_raw(dev, dev->wlan_idx, WTBL_TYPE_UMAC,
4616+ UWTBL_HW_AMSDU_DW, 1, &uwtbl);
4617+
4618+ if (len) {
4619+ uwtbl &= ~WTBL_AMSDU_LEN_MASK;
4620+ uwtbl |= FIELD_PREP(WTBL_AMSDU_LEN_MASK, len);
4621+ }
4622+
4623+ uwtbl &= ~WTBL_AMSDU_NUM_MASK;
4624+ uwtbl |= FIELD_PREP(WTBL_AMSDU_NUM_MASK, num);
4625+
4626+ if (tx_amsdu & BIT(16))
4627+ uwtbl |= WTBL_AMSDU_EN_MASK;
4628+
4629+ mt7915_wtbl_write_raw(dev, dev->wlan_idx, WTBL_TYPE_UMAC,
4630+ UWTBL_HW_AMSDU_DW, uwtbl);
4631+
4632+ return 0;
4633+}
4634+
4635+DEFINE_DEBUGFS_ATTRIBUTE(fops_tx_amsdu, NULL,
4636+ mt7915_sta_tx_amsdu_set, "%llx\n");
4637+
4638+static int mt7915_red_enable_set(void *data, u64 en)
4639+{
4640+ struct mt7915_dev *dev = data;
4641+
4642+ return mt7915_mcu_set_red(dev, en);
4643+}
4644+DEFINE_DEBUGFS_ATTRIBUTE(fops_red_en, NULL,
4645+ mt7915_red_enable_set, "%llx\n");
4646+
4647+static int mt7915_red_show_sta_set(void *data, u64 wlan_idx)
4648+{
4649+ struct mt7915_dev *dev = data;
4650+
4651+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET),
4652+ MCU_WA_PARAM_RED_SHOW_STA,
4653+ wlan_idx, 0, true);
4654+
4655+ return 0;
4656+}
4657+DEFINE_DEBUGFS_ATTRIBUTE(fops_red_show_sta, NULL,
4658+ mt7915_red_show_sta_set, "%llx\n");
4659+
4660+static int mt7915_red_target_dly_set(void *data, u64 delay)
4661+{
4662+ struct mt7915_dev *dev = data;
4663+
4664+ if (delay > 0 && delay <= 32767)
4665+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET),
4666+ MCU_WA_PARAM_RED_TARGET_DELAY,
4667+ delay, 0, true);
4668+
4669+ return 0;
4670+}
4671+DEFINE_DEBUGFS_ATTRIBUTE(fops_red_target_dly, NULL,
4672+ mt7915_red_target_dly_set, "%llx\n");
4673+
4674+static int
4675+mt7915_txpower_level_set(void *data, u64 val)
4676+{
4677+ struct mt7915_dev *dev = data;
4678+ struct mt7915_phy *ext_phy = mt7915_ext_phy(dev);
4679+ mt7915_mcu_set_txpower_level(&dev->phy, val);
4680+ if (ext_phy)
4681+ mt7915_mcu_set_txpower_level(ext_phy, val);
4682+
4683+ return 0;
4684+}
4685+
4686+DEFINE_DEBUGFS_ATTRIBUTE(fops_txpower_level, NULL,
4687+ mt7915_txpower_level_set, "%lld\n");
4688+
4689+/* usage: echo 0x[arg3][arg2][arg1] > fw_wa_set */
4690+static int
4691+mt7915_wa_set(void *data, u64 val)
4692+{
4693+ struct mt7915_dev *dev = data;
4694+ u32 arg1, arg2, arg3;
4695+
4696+ arg1 = FIELD_GET(GENMASK_ULL(7, 0), val);
4697+ arg2 = FIELD_GET(GENMASK_ULL(15, 8), val);
4698+ arg3 = FIELD_GET(GENMASK_ULL(23, 16), val);
4699+
4700+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET), arg1, arg2, arg3, false);
4701+
4702+ return 0;
4703+}
4704+
4705+DEFINE_DEBUGFS_ATTRIBUTE(fops_wa_set, NULL, mt7915_wa_set,
4706+ "0x%llx\n");
4707+/* usage: echo 0x[arg3][arg2][arg1] > fw_wa_query */
4708+static int
4709+mt7915_wa_query(void *data, u64 val)
4710+{
4711+ struct mt7915_dev *dev = data;
4712+ u32 arg1, arg2, arg3;
4713+
4714+ arg1 = FIELD_GET(GENMASK_ULL(7, 0), val);
4715+ arg2 = FIELD_GET(GENMASK_ULL(15, 8), val);
4716+ arg3 = FIELD_GET(GENMASK_ULL(23, 16), val);
4717+
4718+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(QUERY), arg1, arg2, arg3, false);
4719+
4720+ return 0;
4721+}
4722+
4723+DEFINE_DEBUGFS_ATTRIBUTE(fops_wa_query, NULL, mt7915_wa_query,
4724+ "0x%llx\n");
4725+/* set wa debug level
4726+ usage:
4727+ echo 0x[arg] > fw_wa_debug
4728+ bit0 : DEBUG_WIFI_TX
4729+ bit1 : DEBUG_CMD_EVENT
4730+ bit2 : DEBUG_RED
4731+ bit3 : DEBUG_WARN
4732+ bit4 : DEBUG_WIFI_RX
4733+ bit5 : DEBUG_TIME_STAMP
4734+ bit6 : DEBUG_TX_FREE_DONE_EVENT
4735+ bit12 : DEBUG_WIFI_TXD */
4736+static int
4737+mt7915_wa_debug(void *data, u64 val)
4738+{
4739+ struct mt7915_dev *dev = data;
4740+ u32 arg;
4741+
4742+ arg = FIELD_GET(GENMASK_ULL(15, 0), val);
4743+
4744+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(DEBUG), arg, 0, 0, false);
4745+
4746+ return 0;
4747+}
4748+
4749+DEFINE_DEBUGFS_ATTRIBUTE(fops_wa_debug, NULL, mt7915_wa_debug,
4750+ "0x%llx\n");
4751+
4752+int mt7915_mtk_init_debugfs(struct mt7915_phy *phy, struct dentry *dir)
4753+{
4754+ struct mt7915_dev *dev = phy->dev;
4755+ u32 device_id = (dev->mt76.rev) >> 16;
4756+ int i = 0;
4757+
4758+ for (i = 0; i < ARRAY_SIZE(dbg_reg_s); i++) {
4759+ if (device_id == dbg_reg_s[i].id) {
4760+ dev->dbg_reg = &dbg_reg_s[i];
4761+ break;
4762+ }
4763+ }
4764+
4765+ mt7915_mcu_fw_log_2_host(dev, MCU_FW_LOG_WM, 0);
4766+
4767+ debugfs_create_file("fw_debug_module", 0600, dir, dev,
4768+ &fops_fw_debug_module);
4769+ debugfs_create_file("fw_debug_level", 0600, dir, dev,
4770+ &fops_fw_debug_level);
4771+
developer68e1eb22022-05-09 17:02:12 +08004772+ debugfs_create_devm_seqfile(dev->mt76.dev, "sta_info", dir,
4773+ mt7915_sta_info);
developere2cc0fa2022-03-29 17:31:03 +08004774+ debugfs_create_devm_seqfile(dev->mt76.dev, "wtbl_info", dir,
4775+ mt7915_wtbl_read);
4776+ debugfs_create_devm_seqfile(dev->mt76.dev, "uwtbl_info", dir,
4777+ mt7915_uwtbl_read);
4778+
4779+ debugfs_create_devm_seqfile(dev->mt76.dev, "tr_info", dir,
4780+ mt7915_trinfo_read);
4781+
4782+ debugfs_create_devm_seqfile(dev->mt76.dev, "drr_info", dir,
4783+ mt7915_drr_info);
4784+
4785+ debugfs_create_devm_seqfile(dev->mt76.dev, "ple_info", dir,
4786+ mt7915_pleinfo_read);
4787+
4788+ debugfs_create_devm_seqfile(dev->mt76.dev, "pse_info", dir,
4789+ mt7915_pseinfo_read);
4790+
4791+ debugfs_create_devm_seqfile(dev->mt76.dev, "mib_info0", dir,
4792+ mt7915_mibinfo_band0);
4793+ debugfs_create_devm_seqfile(dev->mt76.dev, "mib_info1", dir,
4794+ mt7915_mibinfo_band1);
4795+
4796+ debugfs_create_u32("token_idx", 0600, dir, &dev->dbg.token_idx);
4797+ debugfs_create_devm_seqfile(dev->mt76.dev, "token", dir,
4798+ mt7915_token_read);
4799+ debugfs_create_devm_seqfile(dev->mt76.dev, "token_txd", dir,
4800+ mt7915_token_txd_read);
4801+
4802+ debugfs_create_devm_seqfile(dev->mt76.dev, "amsdu_info", dir,
4803+ mt7915_amsduinfo_read);
4804+
4805+ debugfs_create_devm_seqfile(dev->mt76.dev, "agg_info0", dir,
4806+ mt7915_agginfo_read_band0);
4807+ debugfs_create_devm_seqfile(dev->mt76.dev, "agg_info1", dir,
4808+ mt7915_agginfo_read_band1);
4809+
4810+ debugfs_create_file("tx_amsdu", 0600, dir, dev, &fops_tx_amsdu);
4811+
4812+ debugfs_create_file("fw_wa_query", 0600, dir, dev, &fops_wa_query);
4813+ debugfs_create_file("fw_wa_set", 0600, dir, dev, &fops_wa_set);
4814+ debugfs_create_file("fw_wa_debug", 0600, dir, dev, &fops_wa_debug);
4815+
4816+ debugfs_create_file("red_en", 0600, dir, dev,
4817+ &fops_red_en);
4818+ debugfs_create_file("red_show_sta", 0600, dir, dev,
4819+ &fops_red_show_sta);
4820+ debugfs_create_file("red_target_dly", 0600, dir, dev,
4821+ &fops_red_target_dly);
4822+
4823+ debugfs_create_file("txpower_level", 0400, dir, dev,
4824+ &fops_txpower_level);
4825+
developerc115a812022-06-22 15:29:14 +08004826+ debugfs_create_u8("sku_disable", 0600, dir, &dev->dbg.sku_disable);
4827+
developere2cc0fa2022-03-29 17:31:03 +08004828+ return 0;
4829+}
4830+#endif
4831diff --git a/mt7915/mtk_mcu.c b/mt7915/mtk_mcu.c
4832new file mode 100644
developer0c8e8a12023-02-16 10:56:52 +08004833index 00000000..143dae26
developere2cc0fa2022-03-29 17:31:03 +08004834--- /dev/null
4835+++ b/mt7915/mtk_mcu.c
4836@@ -0,0 +1,51 @@
4837+#include <linux/firmware.h>
4838+#include <linux/fs.h>
4839+#include<linux/inet.h>
4840+#include "mt7915.h"
4841+#include "mcu.h"
4842+#include "mac.h"
4843+
4844+int mt7915_mcu_set_txpower_level(struct mt7915_phy *phy, u8 drop_level)
4845+{
4846+ struct mt7915_dev *dev = phy->dev;
4847+ struct mt7915_sku_val {
4848+ u8 format_id;
4849+ u8 val;
4850+ u8 band;
4851+ u8 _rsv;
4852+ } __packed req = {
4853+ .format_id = 1,
developereb6a0182022-12-12 18:53:32 +08004854+ .band = phy->mt76->band_idx,
developere2cc0fa2022-03-29 17:31:03 +08004855+ .val = !!drop_level,
4856+ };
4857+ int ret;
4858+
4859+ ret = mt76_mcu_send_msg(&dev->mt76,
4860+ MCU_EXT_CMD(TX_POWER_FEATURE_CTRL), &req,
4861+ sizeof(req), true);
4862+ if (ret)
4863+ return ret;
4864+
4865+ req.format_id = 2;
4866+ if ((drop_level > 90 && drop_level < 100) || !drop_level)
4867+ req.val = 0;
4868+ else if (drop_level > 60 && drop_level <= 90)
4869+ /* reduce Pwr for 1 dB. */
4870+ req.val = 2;
4871+ else if (drop_level > 30 && drop_level <= 60)
4872+ /* reduce Pwr for 3 dB. */
4873+ req.val = 6;
4874+ else if (drop_level > 15 && drop_level <= 30)
4875+ /* reduce Pwr for 6 dB. */
4876+ req.val = 12;
4877+ else if (drop_level > 9 && drop_level <= 15)
4878+ /* reduce Pwr for 9 dB. */
4879+ req.val = 18;
4880+ else if (drop_level > 0 && drop_level <= 9)
4881+ /* reduce Pwr for 12 dB. */
4882+ req.val = 24;
4883+
4884+ return mt76_mcu_send_msg(&dev->mt76,
4885+ MCU_EXT_CMD(TX_POWER_FEATURE_CTRL), &req,
4886+ sizeof(req), true);
4887+}
4888diff --git a/tools/fwlog.c b/tools/fwlog.c
developer0c8e8a12023-02-16 10:56:52 +08004889index e5d4a105..3d51d9ec 100644
developere2cc0fa2022-03-29 17:31:03 +08004890--- a/tools/fwlog.c
4891+++ b/tools/fwlog.c
4892@@ -26,7 +26,7 @@ static const char *debugfs_path(const char *phyname, const char *file)
4893 return path;
4894 }
4895
4896-static int mt76_set_fwlog_en(const char *phyname, bool en)
4897+static int mt76_set_fwlog_en(const char *phyname, bool en, char *val)
4898 {
4899 FILE *f = fopen(debugfs_path(phyname, "fw_debug_bin"), "w");
4900
4901@@ -35,7 +35,13 @@ static int mt76_set_fwlog_en(const char *phyname, bool en)
4902 return 1;
4903 }
4904
4905- fprintf(f, "7");
4906+ if (en && val)
4907+ fprintf(f, "%s", val);
4908+ else if (en)
4909+ fprintf(f, "7");
4910+ else
4911+ fprintf(f, "0");
4912+
4913 fclose(f);
4914
4915 return 0;
4916@@ -76,6 +82,7 @@ static void handle_signal(int sig)
4917
4918 int mt76_fwlog(const char *phyname, int argc, char **argv)
4919 {
4920+#define BUF_SIZE 1504
4921 struct sockaddr_in local = {
4922 .sin_family = AF_INET,
4923 .sin_addr.s_addr = INADDR_ANY,
developerd8dcbb02022-05-16 11:39:20 +08004924@@ -84,9 +91,10 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
developere2cc0fa2022-03-29 17:31:03 +08004925 .sin_family = AF_INET,
4926 .sin_port = htons(55688),
4927 };
4928- char buf[1504];
4929+ char *buf = calloc(BUF_SIZE, sizeof(char));
developerd8dcbb02022-05-16 11:39:20 +08004930+ FILE *logfile = NULL;
developere2cc0fa2022-03-29 17:31:03 +08004931 int ret = 0;
4932- int yes = 1;
4933+ /* int yes = 1; */
4934 int s, fd;
4935
4936 if (argc < 1) {
developerd8dcbb02022-05-16 11:39:20 +08004937@@ -99,19 +107,28 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
developere2cc0fa2022-03-29 17:31:03 +08004938 return 1;
4939 }
4940
developerd8dcbb02022-05-16 11:39:20 +08004941+ if (argc == 3) {
4942+ fprintf(stdout, "start logging to file %s\n", argv[2]);
4943+ logfile = fopen(argv[2], "wb");
4944+ if (!logfile) {
4945+ perror("fopen");
4946+ return 1;
4947+ }
4948+ }
4949+
4950 s = socket(PF_INET, SOCK_DGRAM, IPPROTO_UDP);
4951 if (s < 0) {
4952 perror("socket");
4953 return 1;
4954 }
4955
developere2cc0fa2022-03-29 17:31:03 +08004956- setsockopt(s, SOL_SOCKET, SO_BROADCAST, &yes, sizeof(yes));
4957+ /* setsockopt(s, SOL_SOCKET, SO_BROADCAST, &yes, sizeof(yes)); */
4958 if (bind(s, (struct sockaddr *)&local, sizeof(local)) < 0) {
4959 perror("bind");
4960 return 1;
4961 }
4962
4963- if (mt76_set_fwlog_en(phyname, true))
4964+ if (mt76_set_fwlog_en(phyname, true, argv[1]))
4965 return 1;
4966
4967 fd = open(debugfs_path(phyname, "fwlog_data"), O_RDONLY);
developerd8dcbb02022-05-16 11:39:20 +08004968@@ -145,8 +162,8 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
developere2cc0fa2022-03-29 17:31:03 +08004969 if (!r)
4970 continue;
4971
4972- if (len > sizeof(buf)) {
4973- fprintf(stderr, "Length error: %d > %d\n", len, (int)sizeof(buf));
4974+ if (len > BUF_SIZE) {
4975+ fprintf(stderr, "Length error: %d > %d\n", len, BUF_SIZE);
4976 ret = 1;
4977 break;
4978 }
developerd8dcbb02022-05-16 11:39:20 +08004979@@ -164,14 +181,19 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
4980 break;
4981 }
4982
4983- /* send buf */
4984- sendto(s, buf, len, 0, (struct sockaddr *)&remote, sizeof(remote));
4985+ if (logfile)
4986+ fwrite(buf, 1, len, logfile);
4987+ else
4988+ /* send buf */
4989+ sendto(s, buf, len, 0, (struct sockaddr *)&remote, sizeof(remote));
4990 }
4991
developere2cc0fa2022-03-29 17:31:03 +08004992 close(fd);
4993
4994 out:
4995- mt76_set_fwlog_en(phyname, false);
4996+ mt76_set_fwlog_en(phyname, false, NULL);
4997+ free(buf);
developerd8dcbb02022-05-16 11:39:20 +08004998+ fclose(logfile);
developere2cc0fa2022-03-29 17:31:03 +08004999
5000 return ret;
5001 }
5002--
developer7f190632023-03-21 18:13:05 +080050032.39.2
developere2cc0fa2022-03-29 17:31:03 +08005004