blob: b63486647772564013ae65d7f9a00070493118c1 [file] [log] [blame]
developerf64861f2022-06-22 11:44:53 +08001From 6bde2bca6b391d6e7e0b5d8599eedc136354e5c5 Mon Sep 17 00:00:00 2001
2From: Shayne Chen <shayne.chen@mediatek.com>
3Date: Wed, 22 Jun 2022 10:39:47 +0800
4Subject: [PATCH 1001/1008] mt76: mt7915: add mtk internal debug tools for mt76
developere2cc0fa2022-03-29 17:31:03 +08005
6---
developerf64861f2022-06-22 11:44:53 +08007 .../wireless/mediatek/mt76/mt76_connac_mcu.h | 6 +
8 .../wireless/mediatek/mt76/mt7915/Makefile | 2 +-
9 .../wireless/mediatek/mt76/mt7915/debugfs.c | 73 +-
10 .../net/wireless/mediatek/mt76/mt7915/mac.c | 14 +
11 .../net/wireless/mediatek/mt76/mt7915/mcu.c | 42 +
12 .../net/wireless/mediatek/mt76/mt7915/mcu.h | 4 +
13 .../wireless/mediatek/mt76/mt7915/mt7915.h | 41 +
14 .../mediatek/mt76/mt7915/mt7915_debug.h | 1350 ++++++++
15 .../mediatek/mt76/mt7915/mtk_debugfs.c | 2921 +++++++++++++++++
16 .../wireless/mediatek/mt76/mt7915/mtk_mcu.c | 51 +
17 .../net/wireless/mediatek/mt76/tools/fwlog.c | 44 +-
18 11 files changed, 4535 insertions(+), 13 deletions(-)
19 mode change 100644 => 100755 drivers/net/wireless/mediatek/mt76/mt7915/mcu.c
20 create mode 100644 drivers/net/wireless/mediatek/mt76/mt7915/mt7915_debug.h
21 create mode 100644 drivers/net/wireless/mediatek/mt76/mt7915/mtk_debugfs.c
22 create mode 100644 drivers/net/wireless/mediatek/mt76/mt7915/mtk_mcu.c
developere2cc0fa2022-03-29 17:31:03 +080023
24diff --git a/mt76_connac_mcu.h b/mt76_connac_mcu.h
developerf64861f2022-06-22 11:44:53 +080025index e94d6706..333d3a04 100644
developere2cc0fa2022-03-29 17:31:03 +080026--- a/mt76_connac_mcu.h
27+++ b/mt76_connac_mcu.h
developerf64861f2022-06-22 11:44:53 +080028@@ -1119,6 +1119,12 @@ enum {
developere2cc0fa2022-03-29 17:31:03 +080029 MCU_EXT_CMD_TX_POWER_FEATURE_CTRL = 0x58,
30 MCU_EXT_CMD_RXDCOC_CAL = 0x59,
31 MCU_EXT_CMD_GET_MIB_INFO = 0x5a,
32+#ifdef MTK_DEBUG
33+ MCU_EXT_CMD_RED_ENABLE = 0x68,
34+ MCU_EXT_CMD_RED_SHOW_STA = 0x69,
35+ MCU_EXT_CMD_RED_TARGET_DELAY = 0x6A,
36+ MCU_EXT_CMD_RED_TX_RPT = 0x6B,
37+#endif
38 MCU_EXT_CMD_TXDPD_CAL = 0x60,
39 MCU_EXT_CMD_CAL_CACHE = 0x67,
40 MCU_EXT_CMD_SET_RADAR_TH = 0x7c,
41diff --git a/mt7915/Makefile b/mt7915/Makefile
42index b794ceb7..a3474e2f 100644
43--- a/mt7915/Makefile
44+++ b/mt7915/Makefile
45@@ -3,7 +3,7 @@
46 obj-$(CONFIG_MT7915E) += mt7915e.o
47
48 mt7915e-y := pci.o init.o dma.o eeprom.o main.o mcu.o mac.o \
49- debugfs.o mmio.o
50+ debugfs.o mmio.o mtk_debugfs.o mtk_mcu.o
51
52 mt7915e-$(CONFIG_NL80211_TESTMODE) += testmode.o
53 mt7915e-$(CONFIG_MT7986_WMAC) += soc.o
54\ No newline at end of file
55diff --git a/mt7915/debugfs.c b/mt7915/debugfs.c
developerbd398d52022-06-06 20:53:24 +080056index 9f21d978..0cfb6068 100644
developere2cc0fa2022-03-29 17:31:03 +080057--- a/mt7915/debugfs.c
58+++ b/mt7915/debugfs.c
59@@ -8,6 +8,9 @@
60 #include "mac.h"
61
62 #define FW_BIN_LOG_MAGIC 0x44e98caf
63+#ifdef MTK_DEBUG
64+#define FW_BIN_LOG_MAGIC_V2 0x44d9c99a
65+#endif
66
67 /** global debugfs **/
68
developer68e1eb22022-05-09 17:02:12 +080069@@ -448,6 +451,9 @@ mt7915_fw_debug_wm_set(void *data, u64 val)
developere2cc0fa2022-03-29 17:31:03 +080070 int ret;
71
developerbd398d52022-06-06 20:53:24 +080072 dev->fw.debug_wm = val ? MCU_FW_LOG_TO_HOST : 0;
developere2cc0fa2022-03-29 17:31:03 +080073+#ifdef MTK_DEBUG
developerbd398d52022-06-06 20:53:24 +080074+ dev->fw.debug_wm = val;
developere2cc0fa2022-03-29 17:31:03 +080075+#endif
76
developerbd398d52022-06-06 20:53:24 +080077 if (dev->fw.debug_bin)
developere2cc0fa2022-03-29 17:31:03 +080078 val = 16;
developer68e1eb22022-05-09 17:02:12 +080079@@ -472,6 +478,9 @@ mt7915_fw_debug_wm_set(void *data, u64 val)
developere2cc0fa2022-03-29 17:31:03 +080080 if (ret)
developerbd398d52022-06-06 20:53:24 +080081 goto out;
developere2cc0fa2022-03-29 17:31:03 +080082 }
83+#ifdef MTK_DEBUG
84+ mt7915_mcu_fw_dbg_ctrl(dev, 68, !!val);
85+#endif
86
87 /* WM CPU info record control */
88 mt76_clear(dev, MT_CPU_UTIL_CTRL, BIT(0));
developer68e1eb22022-05-09 17:02:12 +080089@@ -479,6 +488,12 @@ mt7915_fw_debug_wm_set(void *data, u64 val)
developere2cc0fa2022-03-29 17:31:03 +080090 mt76_wr(dev, MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR, BIT(5));
91 mt76_wr(dev, MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR, BIT(5));
92
93+#ifdef MTK_DEBUG
developerbd398d52022-06-06 20:53:24 +080094+ if (dev->fw.debug_bin & BIT(3))
developere2cc0fa2022-03-29 17:31:03 +080095+ /* use bit 7 to indicate v2 magic number */
developerbd398d52022-06-06 20:53:24 +080096+ dev->fw.debug_wm |= BIT(7);
developere2cc0fa2022-03-29 17:31:03 +080097+#endif
98+
developerbd398d52022-06-06 20:53:24 +080099 out:
100 if (ret)
101 dev->fw.debug_wm = 0;
102@@ -491,7 +506,11 @@ mt7915_fw_debug_wm_get(void *data, u64 *val)
developere2cc0fa2022-03-29 17:31:03 +0800103 {
104 struct mt7915_dev *dev = data;
105
developerbd398d52022-06-06 20:53:24 +0800106- *val = dev->fw.debug_wm;
developere2cc0fa2022-03-29 17:31:03 +0800107+#ifdef MTK_DEBUG
developerbd398d52022-06-06 20:53:24 +0800108+ *val = dev->fw.debug_wm & ~BIT(7);
developere2cc0fa2022-03-29 17:31:03 +0800109+#else
developerbd398d52022-06-06 20:53:24 +0800110+ val = dev->fw.debug_wm;
developere2cc0fa2022-03-29 17:31:03 +0800111+#endif
112
113 return 0;
114 }
developerbd398d52022-06-06 20:53:24 +0800115@@ -576,6 +595,17 @@ mt7915_fw_debug_bin_set(void *data, u64 val)
developere2cc0fa2022-03-29 17:31:03 +0800116
117 relay_reset(dev->relay_fwlog);
118
119+#ifdef MTK_DEBUG
120+ dev->dbg.dump_mcu_pkt = val & BIT(4) ? true : false;
121+ dev->dbg.dump_txd = val & BIT(5) ? true : false;
122+ dev->dbg.dump_tx_pkt = val & BIT(6) ? true : false;
123+ dev->dbg.dump_rx_pkt = val & BIT(7) ? true : false;
124+ dev->dbg.dump_rx_raw = val & BIT(8) ? true : false;
125+ if (!(val & GENMASK(3, 0)))
126+ return 0;
127+#endif
128+
developerbd398d52022-06-06 20:53:24 +0800129+
130 return mt7915_fw_debug_wm_set(dev, dev->fw.debug_wm);
developere2cc0fa2022-03-29 17:31:03 +0800131 }
132
developerbd398d52022-06-06 20:53:24 +0800133@@ -1038,6 +1068,11 @@ int mt7915_init_debugfs(struct mt7915_phy *phy)
developere2cc0fa2022-03-29 17:31:03 +0800134 if (!ext_phy)
135 dev->debugfs_dir = dir;
136
137+#ifdef MTK_DEBUG
138+ debugfs_create_u16("wlan_idx", 0600, dir, &dev->wlan_idx);
139+ mt7915_mtk_init_debugfs(phy, dir);
140+#endif
141+
142 return 0;
143 }
144
developerbd398d52022-06-06 20:53:24 +0800145@@ -1078,17 +1113,53 @@ void mt7915_debugfs_rx_fw_monitor(struct mt7915_dev *dev, const void *data, int
developere2cc0fa2022-03-29 17:31:03 +0800146 .msg_type = cpu_to_le16(PKT_TYPE_RX_FW_MONITOR),
147 };
148
149+#ifdef MTK_DEBUG
150+ struct {
151+ __le32 magic;
152+ u8 version;
153+ u8 _rsv;
154+ __le16 serial_id;
155+ __le32 timestamp;
156+ __le16 msg_type;
157+ __le16 len;
158+ } hdr2 = {
159+ .version = 0x1,
160+ .magic = cpu_to_le32(FW_BIN_LOG_MAGIC_V2),
161+ .msg_type = PKT_TYPE_RX_FW_MONITOR,
162+ };
163+#endif
164+
165 if (!dev->relay_fwlog)
166 return;
167
168+#ifdef MTK_DEBUG
169+ /* old magic num */
developerbd398d52022-06-06 20:53:24 +0800170+ if (!(dev->fw.debug_wm & BIT(7))) {
developere2cc0fa2022-03-29 17:31:03 +0800171+ hdr.timestamp = mt76_rr(dev, MT_LPON_FRCR(0));
172+ hdr.len = *(__le16 *)data;
173+ mt7915_debugfs_write_fwlog(dev, &hdr, sizeof(hdr), data, len);
174+ } else {
175+ hdr2.serial_id = dev->dbg.fwlog_seq++;
176+ hdr2.timestamp = mt76_rr(dev, MT_LPON_FRCR(0));
177+ hdr2.len = *(__le16 *)data;
178+ mt7915_debugfs_write_fwlog(dev, &hdr2, sizeof(hdr2), data, len);
179+ }
180+#else
181 hdr.timestamp = cpu_to_le32(mt76_rr(dev, MT_LPON_FRCR(0)));
182 hdr.len = *(__le16 *)data;
183 mt7915_debugfs_write_fwlog(dev, &hdr, sizeof(hdr), data, len);
184+#endif
185 }
186
187 bool mt7915_debugfs_rx_log(struct mt7915_dev *dev, const void *data, int len)
188 {
189+#ifdef MTK_DEBUG
190+ if (get_unaligned_le32(data) != FW_BIN_LOG_MAGIC &&
191+ get_unaligned_le32(data) != FW_BIN_LOG_MAGIC_V2 &&
192+ get_unaligned_le32(data) != PKT_BIN_DEBUG_MAGIC)
193+#else
194 if (get_unaligned_le32(data) != FW_BIN_LOG_MAGIC)
195+#endif
196 return false;
197
198 if (dev->relay_fwlog)
199diff --git a/mt7915/mac.c b/mt7915/mac.c
developerf64861f2022-06-22 11:44:53 +0800200index 6a4da8e6..c332e0a0 100644
developere2cc0fa2022-03-29 17:31:03 +0800201--- a/mt7915/mac.c
202+++ b/mt7915/mac.c
developerf64861f2022-06-22 11:44:53 +0800203@@ -239,6 +239,10 @@ mt7915_mac_fill_rx(struct mt7915_dev *dev, struct sk_buff *skb)
developere2cc0fa2022-03-29 17:31:03 +0800204 __le16 fc = 0;
205 int idx;
206
207+#ifdef MTK_DEBUG
208+ if (dev->dbg.dump_rx_raw)
209+ mt7915_packet_log_to_host(dev, skb->data, skb->len, PKT_BIN_DEBUG_RX_RAW, 0);
210+#endif
211 memset(status, 0, sizeof(*status));
212
213 if ((rxd1 & MT_RXD1_NORMAL_BAND_IDX) && !phy->band_idx) {
developerf64861f2022-06-22 11:44:53 +0800214@@ -421,6 +425,10 @@ mt7915_mac_fill_rx(struct mt7915_dev *dev, struct sk_buff *skb)
developere2cc0fa2022-03-29 17:31:03 +0800215 }
216
217 hdr_gap = (u8 *)rxd - skb->data + 2 * remove_pad;
218+#ifdef MTK_DEBUG
219+ if (dev->dbg.dump_rx_pkt)
220+ mt7915_packet_log_to_host(dev, skb->data, skb->len, PKT_BIN_DEBUG_RX, hdr_gap);
221+#endif
222 if (hdr_trans && ieee80211_has_morefrags(fc)) {
developerf64861f2022-06-22 11:44:53 +0800223 struct ieee80211_vif *vif;
224 int err;
225@@ -760,6 +768,12 @@ int mt7915_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
developere2cc0fa2022-03-29 17:31:03 +0800226 tx_info->buf[1].skip_unmap = true;
227 tx_info->nbuf = MT_CT_DMA_BUF_NUM;
228
229+#ifdef MTK_DEBUG
230+ if (dev->dbg.dump_txd)
231+ mt7915_packet_log_to_host(dev, txwi, MT_TXD_SIZE, PKT_BIN_DEBUG_TXD, 0);
232+ if (dev->dbg.dump_tx_pkt)
233+ mt7915_packet_log_to_host(dev, t->skb->data, t->skb->len, PKT_BIN_DEBUG_TX, 0);
234+#endif
235 return 0;
236 }
237
238diff --git a/mt7915/mcu.c b/mt7915/mcu.c
developerb10f1382022-04-21 20:09:33 +0800239old mode 100644
240new mode 100755
developerf64861f2022-06-22 11:44:53 +0800241index a726021e..e4c5b40c
developere2cc0fa2022-03-29 17:31:03 +0800242--- a/mt7915/mcu.c
243+++ b/mt7915/mcu.c
developerf64861f2022-06-22 11:44:53 +0800244@@ -195,6 +195,11 @@ mt7915_mcu_send_message(struct mt76_dev *mdev, struct sk_buff *skb,
245 else
246 qid = MT_MCUQ_WM;
developere2cc0fa2022-03-29 17:31:03 +0800247
developere2cc0fa2022-03-29 17:31:03 +0800248+#ifdef MTK_DEBUG
249+ if (dev->dbg.dump_mcu_pkt)
250+ mt7915_packet_log_to_host(dev, skb->data, skb->len, PKT_BIN_DEBUG_MCU, 0);
251+#endif
developerf64861f2022-06-22 11:44:53 +0800252+
253 return mt76_tx_queue_skb_raw(dev, mdev->q_mcu[qid], skb, 0);
254 }
developere2cc0fa2022-03-29 17:31:03 +0800255
developerf64861f2022-06-22 11:44:53 +0800256@@ -3439,6 +3444,43 @@ int mt7915_mcu_twt_agrt_update(struct mt7915_dev *dev,
developere2cc0fa2022-03-29 17:31:03 +0800257 &req, sizeof(req), true);
258 }
developerb10f1382022-04-21 20:09:33 +0800259
developere2cc0fa2022-03-29 17:31:03 +0800260+#ifdef MTK_DEBUG
261+int mt7915_dbg_mcu_wa_cmd(struct mt7915_dev *dev, int cmd, u32 a1, u32 a2, u32 a3, bool wait_resp)
262+{
263+ struct {
264+ __le32 args[3];
265+ } req = {
266+ .args = {
267+ cpu_to_le32(a1),
268+ cpu_to_le32(a2),
269+ cpu_to_le32(a3),
270+ },
271+ };
272+
273+ return mt76_mcu_send_msg(&dev->mt76, cmd, &req, sizeof(req), wait_resp);
274+}
275+
276+int mt7915_mcu_set_red(struct mt7915_dev *dev, bool enabled)
277+{
278+#define RED_DISABLE 0
279+#define RED_BY_HOST_ENABLE 1
280+#define RED_BY_WA_ENABLE 2
281+ int ret;
282+ u32 red_type = enabled > 0 ? RED_BY_WA_ENABLE : RED_DISABLE;
283+ __le32 req = cpu_to_le32(red_type);
284+
285+ ret = mt76_mcu_send_msg(&dev->mt76, MCU_EXT_CMD(RED_ENABLE), &req,
286+ sizeof(req), false);
287+ if (ret < 0)
288+ return ret;
289+
290+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET),
291+ MCU_WA_PARAM_RED, enabled, 0, true);
292+
293+ return 0;
294+}
295+#endif
developerb10f1382022-04-21 20:09:33 +0800296+
297 int mt7915_mcu_rf_regval(struct mt7915_dev *dev, u32 regidx, u32 *val, bool set)
298 {
299 struct {
developere2cc0fa2022-03-29 17:31:03 +0800300diff --git a/mt7915/mcu.h b/mt7915/mcu.h
developerf64861f2022-06-22 11:44:53 +0800301index b82f2581..b2c51bfb 100644
developere2cc0fa2022-03-29 17:31:03 +0800302--- a/mt7915/mcu.h
303+++ b/mt7915/mcu.h
developerf64861f2022-06-22 11:44:53 +0800304@@ -259,6 +259,10 @@ enum {
developere2cc0fa2022-03-29 17:31:03 +0800305 MCU_WA_PARAM_PDMA_RX = 0x04,
306 MCU_WA_PARAM_CPU_UTIL = 0x0b,
307 MCU_WA_PARAM_RED = 0x0e,
308+#ifdef MTK_DEBUG
309+ MCU_WA_PARAM_RED_SHOW_STA = 0xf,
310+ MCU_WA_PARAM_RED_TARGET_DELAY = 0x10,
311+#endif
312 };
313
314 enum mcu_mmps_mode {
315diff --git a/mt7915/mt7915.h b/mt7915/mt7915.h
developerf64861f2022-06-22 11:44:53 +0800316index b6a6aa7f..2bc0e915 100644
developere2cc0fa2022-03-29 17:31:03 +0800317--- a/mt7915/mt7915.h
318+++ b/mt7915/mt7915.h
319@@ -9,6 +9,7 @@
320 #include "../mt76_connac.h"
321 #include "regs.h"
322
323+#define MTK_DEBUG 1
324 #define MT7915_MAX_INTERFACES 19
developere2cc0fa2022-03-29 17:31:03 +0800325 #define MT7915_WTBL_SIZE 288
developerf64861f2022-06-22 11:44:53 +0800326 #define MT7916_WTBL_SIZE 544
327@@ -338,6 +339,27 @@ struct mt7915_dev {
developere2cc0fa2022-03-29 17:31:03 +0800328 struct reset_control *rstc;
329 void __iomem *dcm;
330 void __iomem *sku;
331+
332+#ifdef MTK_DEBUG
333+ u16 wlan_idx;
334+ struct {
335+ u32 fixed_rate;
336+ u32 l1debugfs_reg;
337+ u32 l2debugfs_reg;
338+ u32 mac_reg;
339+ u32 fw_dbg_module;
340+ u8 fw_dbg_lv;
341+ u32 bcn_total_cnt[2];
342+ u16 fwlog_seq;
343+ bool dump_mcu_pkt;
344+ bool dump_txd;
345+ bool dump_tx_pkt;
346+ bool dump_rx_pkt;
347+ bool dump_rx_raw;
348+ u32 token_idx;
349+ } dbg;
350+ const struct mt7915_dbg_reg_desc *dbg_reg;
351+#endif
352 };
353
354 enum {
developerf64861f2022-06-22 11:44:53 +0800355@@ -592,4 +614,23 @@ void mt7915_sta_add_debugfs(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
developere2cc0fa2022-03-29 17:31:03 +0800356 struct ieee80211_sta *sta, struct dentry *dir);
357 #endif
358
359+#ifdef MTK_DEBUG
360+int mt7915_mtk_init_debugfs(struct mt7915_phy *phy, struct dentry *dir);
361+int mt7915_dbg_mcu_wa_cmd(struct mt7915_dev *dev, int cmd, u32 a1, u32 a2, u32 a3, bool wait_resp);
362+int mt7915_mcu_set_red(struct mt7915_dev *dev, bool enabled);
363+void mt7915_dump_tmac_info(u8 *tmac_info);
364+int mt7915_mcu_set_txpower_level(struct mt7915_phy *phy, u8 drop_level);
365+void mt7915_packet_log_to_host(struct mt7915_dev *dev, const void *data, int len, int type, int des_len);
366+
367+#define PKT_BIN_DEBUG_MAGIC 0xc8763123
368+enum {
369+ PKT_BIN_DEBUG_MCU,
370+ PKT_BIN_DEBUG_TXD,
371+ PKT_BIN_DEBUG_TX,
372+ PKT_BIN_DEBUG_RX,
373+ PKT_BIN_DEBUG_RX_RAW,
374+};
375+
376+#endif
377+
378 #endif
379diff --git a/mt7915/mt7915_debug.h b/mt7915/mt7915_debug.h
380new file mode 100644
developer68e1eb22022-05-09 17:02:12 +0800381index 00000000..58ba2cdf
developere2cc0fa2022-03-29 17:31:03 +0800382--- /dev/null
383+++ b/mt7915/mt7915_debug.h
384@@ -0,0 +1,1350 @@
385+#ifndef __MT7915_DEBUG_H
386+#define __MT7915_DEBUG_H
387+
388+#ifdef MTK_DEBUG
389+
390+#define DBG_INVALID_BASE 0xffffffff
391+#define DBG_INVALID_OFFSET 0x0
392+
393+struct __dbg_map {
394+ u32 phys;
395+ u32 maps;
396+ u32 size;
397+};
398+
399+struct __dbg_reg {
400+ u32 base;
401+ u32 offs;
402+};
403+
404+struct __dbg_mask {
405+ u32 end;
406+ u32 start;
407+};
408+
409+enum dbg_base_rev {
410+ MT_DBG_WFDMA0_BASE,
411+ MT_DBG_WFDMA1_BASE,
412+ MT_DBG_WFDMA0_PCIE1_BASE,
413+ MT_DBG_WFDMA1_PCIE1_BASE,
414+ MT_DBG_WFDMA_EXT_CSR_BASE,
415+ MT_DBG_SWDEF_BASE,
416+ __MT_DBG_BASE_REV_MAX,
417+};
418+
419+enum dbg_reg_rev {
420+ DBG_INT_SOURCE_CSR,
421+ DBG_INT_MASK_CSR,
422+ DBG_INT1_SOURCE_CSR,
423+ DBG_INT1_MASK_CSR,
424+ DBG_TX_RING_BASE,
425+ DBG_RX_EVENT_RING_BASE,
426+ DBG_RX_STS_RING_BASE,
427+ DBG_RX_DATA_RING_BASE,
428+ DBG_DMA_ICSC_FR0,
429+ DBG_DMA_ICSC_FR1,
430+ DBG_TMAC_ICSCR0,
431+ DBG_RMAC_RXICSRPT,
432+ DBG_MIB_M0SDR0,
433+ DBG_MIB_M0SDR3,
434+ DBG_MIB_M0SDR4,
435+ DBG_MIB_M0SDR5,
436+ DBG_MIB_M0SDR7,
437+ DBG_MIB_M0SDR8,
438+ DBG_MIB_M0SDR9,
439+ DBG_MIB_M0SDR10,
440+ DBG_MIB_M0SDR11,
441+ DBG_MIB_M0SDR12,
442+ DBG_MIB_M0SDR14,
443+ DBG_MIB_M0SDR15,
444+ DBG_MIB_M0SDR16,
445+ DBG_MIB_M0SDR17,
446+ DBG_MIB_M0SDR18,
447+ DBG_MIB_M0SDR19,
448+ DBG_MIB_M0SDR20,
449+ DBG_MIB_M0SDR21,
450+ DBG_MIB_M0SDR22,
451+ DBG_MIB_M0SDR23,
452+ DBG_MIB_M0DR0,
453+ DBG_MIB_M0DR1,
454+ DBG_MIB_MUBF,
455+ DBG_MIB_M0DR6,
456+ DBG_MIB_M0DR7,
457+ DBG_MIB_M0DR8,
458+ DBG_MIB_M0DR9,
459+ DBG_MIB_M0DR10,
460+ DBG_MIB_M0DR11,
461+ DBG_MIB_M0DR12,
462+ DBG_WTBLON_WDUCR,
463+ DBG_UWTBL_WDUCR,
464+ DBG_PLE_DRR_TABLE_CTRL,
465+ DBG_PLE_DRR_TABLE_RDATA,
466+ DBG_PLE_PBUF_CTRL,
467+ DBG_PLE_QUEUE_EMPTY,
468+ DBG_PLE_FREEPG_CNT,
469+ DBG_PLE_FREEPG_HEAD_TAIL,
470+ DBG_PLE_PG_HIF_GROUP,
471+ DBG_PLE_HIF_PG_INFO,
472+ DBG_PLE_PG_HIF_TXCMD_GROUP,
473+ DBG_PLE_HIF_TXCMD_PG_INFO,
474+ DBG_PLE_PG_CPU_GROUP,
475+ DBG_PLE_CPU_PG_INFO,
476+ DBG_PLE_FL_QUE_CTRL,
477+ DBG_PLE_NATIVE_TXCMD_Q_EMPTY,
478+ DBG_PLE_TXCMD_Q_EMPTY,
479+ DBG_PLE_AC_QEMPTY,
480+ DBG_PLE_AC_OFFSET,
481+ DBG_PLE_STATION_PAUSE,
482+ DBG_PLE_DIS_STA_MAP,
483+ DBG_PSE_PBUF_CTRL,
484+ DBG_PSE_FREEPG_CNT,
485+ DBG_PSE_FREEPG_HEAD_TAIL,
486+ DBG_PSE_HIF0_PG_INFO,
487+ DBG_PSE_PG_HIF1_GROUP,
488+ DBG_PSE_HIF1_PG_INFO,
489+ DBG_PSE_PG_CPU_GROUP,
490+ DBG_PSE_CPU_PG_INFO,
491+ DBG_PSE_PG_PLE_GROUP,
492+ DBG_PSE_PLE_PG_INFO,
493+ DBG_PSE_PG_LMAC0_GROUP,
494+ DBG_PSE_LMAC0_PG_INFO,
495+ DBG_PSE_PG_LMAC1_GROUP,
496+ DBG_PSE_LMAC1_PG_INFO,
497+ DBG_PSE_PG_LMAC2_GROUP,
498+ DBG_PSE_LMAC2_PG_INFO,
499+ DBG_PSE_PG_LMAC3_GROUP,
500+ DBG_PSE_LMAC3_PG_INFO,
501+ DBG_PSE_PG_MDP_GROUP,
502+ DBG_PSE_MDP_PG_INFO,
503+ DBG_PSE_PG_PLE1_GROUP,
504+ DBG_PSE_PLE1_PG_INFO,
505+ DBG_AGG_AALCR0,
506+ DBG_AGG_AALCR1,
507+ DBG_AGG_AALCR2,
508+ DBG_AGG_AALCR3,
509+ DBG_AGG_AALCR4,
510+ DBG_AGG_B0BRR0,
511+ DBG_AGG_B1BRR0,
512+ DBG_AGG_B2BRR0,
513+ DBG_AGG_B3BRR0,
514+ DBG_AGG_AWSCR0,
515+ DBG_AGG_PCR0,
516+ DBG_AGG_TTCR0,
517+ DBG_MIB_M0ARNG0,
518+ DBG_MIB_M0DR2,
519+ DBG_MIB_M0DR13,
520+ __MT_DBG_REG_REV_MAX,
521+};
522+
523+enum dbg_mask_rev {
524+ DBG_MIB_M0SDR10_RX_MDRDY_COUNT,
525+ DBG_MIB_M0SDR14_AMPDU,
526+ DBG_MIB_M0SDR15_AMPDU_ACKED,
527+ DBG_MIB_RX_FCS_ERROR_COUNT,
528+ __MT_DBG_MASK_REV_MAX,
529+};
530+
531+enum dbg_bit_rev {
532+ __MT_DBG_BIT_REV_MAX,
533+};
534+
535+static const u32 mt7915_dbg_base[] = {
536+ [MT_DBG_WFDMA0_BASE] = 0xd4000,
537+ [MT_DBG_WFDMA1_BASE] = 0xd5000,
538+ [MT_DBG_WFDMA0_PCIE1_BASE] = 0xd8000,
539+ [MT_DBG_WFDMA1_PCIE1_BASE] = 0xd9000,
540+ [MT_DBG_WFDMA_EXT_CSR_BASE] = 0xd7000,
541+ [MT_DBG_SWDEF_BASE] = 0x41f200,
542+};
543+
544+static const u32 mt7916_dbg_base[] = {
545+ [MT_DBG_WFDMA0_BASE] = 0xd4000,
546+ [MT_DBG_WFDMA1_BASE] = 0xd5000,
547+ [MT_DBG_WFDMA0_PCIE1_BASE] = 0xd8000,
548+ [MT_DBG_WFDMA1_PCIE1_BASE] = 0xd9000,
549+ [MT_DBG_WFDMA_EXT_CSR_BASE] = 0xd7000,
550+ [MT_DBG_SWDEF_BASE] = 0x411400,
551+};
552+
553+static const u32 mt7986_dbg_base[] = {
554+ [MT_DBG_WFDMA0_BASE] = 0x24000,
555+ [MT_DBG_WFDMA1_BASE] = 0x25000,
556+ [MT_DBG_WFDMA0_PCIE1_BASE] = 0x28000,
557+ [MT_DBG_WFDMA1_PCIE1_BASE] = 0x29000,
558+ [MT_DBG_WFDMA_EXT_CSR_BASE] = 0x27000,
559+ [MT_DBG_SWDEF_BASE] = 0x411400,
560+};
561+
562+/* mt7915 regs with different base and offset */
563+static const struct __dbg_reg mt7915_dbg_reg[] = {
564+ [DBG_INT_SOURCE_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x10 },
565+ [DBG_INT_MASK_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x14 },
566+ [DBG_INT1_SOURCE_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x88 },
567+ [DBG_INT1_MASK_CSR] = { MT_DBG_WFDMA_EXT_CSR_BASE, 0x8c },
568+ [DBG_TX_RING_BASE] = { MT_DBG_WFDMA1_BASE, 0x400 },
569+ [DBG_RX_EVENT_RING_BASE] = { MT_DBG_WFDMA1_BASE, 0x500 },
570+ [DBG_RX_STS_RING_BASE] = { MT_DBG_WFDMA1_BASE, 0x510 },
571+ [DBG_RX_DATA_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x500 },
572+ [DBG_DMA_ICSC_FR0] = { DBG_INVALID_BASE, 0x0f0 },
573+ [DBG_DMA_ICSC_FR1] = { DBG_INVALID_BASE, 0x0f4 },
574+ [DBG_TMAC_ICSCR0] = { DBG_INVALID_BASE, 0x200 },
575+ [DBG_RMAC_RXICSRPT] = { DBG_INVALID_BASE, 0x618},
576+ [DBG_MIB_M0SDR0] = { DBG_INVALID_BASE, 0x010},
577+ [DBG_MIB_M0SDR3] = { DBG_INVALID_BASE, 0x014},
578+ [DBG_MIB_M0SDR4] = { DBG_INVALID_BASE, 0x018},
579+ [DBG_MIB_M0SDR5] = { DBG_INVALID_BASE, 0x01c},
580+ [DBG_MIB_M0SDR7] = { DBG_INVALID_BASE, 0x024},
581+ [DBG_MIB_M0SDR8] = { DBG_INVALID_BASE, 0x028},
582+ [DBG_MIB_M0SDR9] = { DBG_INVALID_BASE, 0x02C},
583+ [DBG_MIB_M0SDR10] = { DBG_INVALID_BASE, 0x030},
584+ [DBG_MIB_M0SDR11] = { DBG_INVALID_BASE, 0x034},
585+ [DBG_MIB_M0SDR12] = { DBG_INVALID_BASE, 0x038},
586+ [DBG_MIB_M0SDR14] = { DBG_INVALID_BASE, 0x040},
587+ [DBG_MIB_M0SDR15] = { DBG_INVALID_BASE, 0x044},
588+ [DBG_MIB_M0SDR16] = { DBG_INVALID_BASE, 0x048},
589+ [DBG_MIB_M0SDR17] = { DBG_INVALID_BASE, 0x04c},
590+ [DBG_MIB_M0SDR18] = { DBG_INVALID_BASE, 0x050},
591+ [DBG_MIB_M0SDR19] = { DBG_INVALID_BASE, 0x054},
592+ [DBG_MIB_M0SDR20] = { DBG_INVALID_BASE, 0x058},
593+ [DBG_MIB_M0SDR21] = { DBG_INVALID_BASE, 0x05c},
594+ [DBG_MIB_M0SDR22] = { DBG_INVALID_BASE, 0x060},
595+ [DBG_MIB_M0SDR23] = { DBG_INVALID_BASE, 0x064},
596+ [DBG_MIB_M0DR0] = { DBG_INVALID_BASE, 0x0a0},
597+ [DBG_MIB_M0DR1] = { DBG_INVALID_BASE, 0x0a4},
598+ [DBG_MIB_MUBF] = { DBG_INVALID_BASE, 0x090},
599+ [DBG_MIB_M0DR6] = { DBG_INVALID_BASE, 0x0b8},
600+ [DBG_MIB_M0DR7] = { DBG_INVALID_BASE, 0x0bc},
601+ [DBG_MIB_M0DR8] = { DBG_INVALID_BASE, 0x0c0},
602+ [DBG_MIB_M0DR9] = { DBG_INVALID_BASE, 0x0c4},
603+ [DBG_MIB_M0DR10] = { DBG_INVALID_BASE, 0x0c8},
604+ [DBG_MIB_M0DR11] = { DBG_INVALID_BASE, 0x0cc},
605+ [DBG_MIB_M0DR12] = { DBG_INVALID_BASE, 0x160},
606+ [DBG_WTBLON_WDUCR] = { DBG_INVALID_BASE, 0x0},
607+ [DBG_UWTBL_WDUCR] = { DBG_INVALID_BASE, 0x0},
608+ [DBG_PLE_DRR_TABLE_CTRL] = { DBG_INVALID_BASE, 0x388},
609+ [DBG_PLE_DRR_TABLE_RDATA] = { DBG_INVALID_BASE, 0x350},
610+ [DBG_PLE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x014},
611+ [DBG_PLE_QUEUE_EMPTY] = { DBG_INVALID_BASE, 0x0b0},
612+ [DBG_PLE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x100},
613+ [DBG_PLE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x104},
614+ [DBG_PLE_PG_HIF_GROUP] = { DBG_INVALID_BASE, 0x110},
615+ [DBG_PLE_HIF_PG_INFO] = { DBG_INVALID_BASE, 0x114},
616+ [DBG_PLE_PG_HIF_TXCMD_GROUP] = { DBG_INVALID_BASE, 0x120},
617+ [DBG_PLE_HIF_TXCMD_PG_INFO] = { DBG_INVALID_BASE, 0x124},
618+ [DBG_PLE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x150},
619+ [DBG_PLE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x154},
620+ [DBG_PLE_FL_QUE_CTRL] = { DBG_INVALID_BASE, 0x1b0},
621+ [DBG_PLE_NATIVE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x22c},
622+ [DBG_PLE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x230},
623+ [DBG_PLE_AC_QEMPTY] = { DBG_INVALID_BASE, 0x500},
624+ [DBG_PLE_AC_OFFSET] = { DBG_INVALID_BASE, 0x040},
625+ [DBG_PLE_STATION_PAUSE] = { DBG_INVALID_BASE, 0x400},
626+ [DBG_PLE_DIS_STA_MAP] = { DBG_INVALID_BASE, 0x440},
developer94dd8d72022-05-04 17:14:16 +0800627+ [DBG_PSE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x014},
developere2cc0fa2022-03-29 17:31:03 +0800628+ [DBG_PSE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x100},
629+ [DBG_PSE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x104},
630+ [DBG_PSE_HIF0_PG_INFO] = { DBG_INVALID_BASE, 0x114},
631+ [DBG_PSE_PG_HIF1_GROUP] = { DBG_INVALID_BASE, 0x118},
632+ [DBG_PSE_HIF1_PG_INFO] = { DBG_INVALID_BASE, 0x11c},
633+ [DBG_PSE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x150},
634+ [DBG_PSE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x154},
635+ [DBG_PSE_PG_PLE_GROUP] = { DBG_INVALID_BASE, 0x160},
636+ [DBG_PSE_PLE_PG_INFO] = { DBG_INVALID_BASE, 0x164},
637+ [DBG_PSE_PG_LMAC0_GROUP] = { DBG_INVALID_BASE, 0x170},
638+ [DBG_PSE_LMAC0_PG_INFO] = { DBG_INVALID_BASE, 0x174},
639+ [DBG_PSE_PG_LMAC1_GROUP] = { DBG_INVALID_BASE, 0x178},
640+ [DBG_PSE_LMAC1_PG_INFO] = { DBG_INVALID_BASE, 0x17c},
641+ [DBG_PSE_PG_LMAC2_GROUP] = { DBG_INVALID_BASE, 0x180},
642+ [DBG_PSE_LMAC2_PG_INFO] = { DBG_INVALID_BASE, 0x184},
643+ [DBG_PSE_PG_LMAC3_GROUP] = { DBG_INVALID_BASE, 0x188},
644+ [DBG_PSE_LMAC3_PG_INFO] = { DBG_INVALID_BASE, 0x18c},
645+ [DBG_PSE_PG_MDP_GROUP] = { DBG_INVALID_BASE, 0x198},
646+ [DBG_PSE_MDP_PG_INFO] = { DBG_INVALID_BASE, 0x19c},
647+ [DBG_PSE_PG_PLE1_GROUP] = { DBG_INVALID_BASE, 0x168},
648+ [DBG_PSE_PLE1_PG_INFO] = { DBG_INVALID_BASE, 0x16c},
649+ [DBG_AGG_AALCR0] = { DBG_INVALID_BASE, 0x048},
650+ [DBG_AGG_AALCR1] = { DBG_INVALID_BASE, 0x04c},
651+ [DBG_AGG_AALCR2] = { DBG_INVALID_BASE, 0x050},
652+ [DBG_AGG_AALCR3] = { DBG_INVALID_BASE, 0x054},
653+ [DBG_AGG_AALCR4] = { DBG_INVALID_BASE, 0x058},
654+ [DBG_AGG_B0BRR0] = { DBG_INVALID_BASE, 0x100},
655+ [DBG_AGG_B1BRR0] = { DBG_INVALID_BASE, 0x104},
656+ [DBG_AGG_B2BRR0] = { DBG_INVALID_BASE, 0x108},
657+ [DBG_AGG_B3BRR0] = { DBG_INVALID_BASE, 0x10c},
658+ [DBG_AGG_AWSCR0] = { DBG_INVALID_BASE, 0x030},
659+ [DBG_AGG_PCR0] = { DBG_INVALID_BASE, 0x040},
660+ [DBG_AGG_TTCR0] = { DBG_INVALID_BASE, 0x04c},
661+ [DBG_MIB_M0ARNG0] = { DBG_INVALID_BASE, 0x4b8},
662+ [DBG_MIB_M0DR2] = { DBG_INVALID_BASE, 0x0a8},
663+ [DBG_MIB_M0DR13] = { DBG_INVALID_BASE, 0x164},
664+};
665+
666+/* mt7986/mt7916 regs with different base and offset */
667+static const struct __dbg_reg mt7916_dbg_reg[] = {
668+ [DBG_INT_SOURCE_CSR] = { MT_DBG_WFDMA0_BASE, 0x200 },
669+ [DBG_INT_MASK_CSR] = { MT_DBG_WFDMA0_BASE, 0x204 },
670+ [DBG_INT1_SOURCE_CSR] = { MT_DBG_WFDMA0_PCIE1_BASE, 0x200 },
671+ [DBG_INT1_MASK_CSR] = { MT_DBG_WFDMA0_PCIE1_BASE, 0x204 },
672+ [DBG_TX_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x400 },
673+ [DBG_RX_EVENT_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x500 },
674+ [DBG_RX_STS_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x520 },
675+ [DBG_RX_DATA_RING_BASE] = { MT_DBG_WFDMA0_BASE, 0x540 },
676+ [DBG_DMA_ICSC_FR0] = { DBG_INVALID_BASE, 0x05c },
677+ [DBG_DMA_ICSC_FR1] = { DBG_INVALID_BASE, 0x060 },
678+ [DBG_TMAC_ICSCR0] = { DBG_INVALID_BASE, 0x120 },
679+ [DBG_RMAC_RXICSRPT] = { DBG_INVALID_BASE, 0xd0 },
680+ [DBG_MIB_M0SDR0] = { DBG_INVALID_BASE, 0x7d8},
681+ [DBG_MIB_M0SDR3] = { DBG_INVALID_BASE, 0x698},
682+ [DBG_MIB_M0SDR4] = { DBG_INVALID_BASE, 0x788},
683+ [DBG_MIB_M0SDR5] = { DBG_INVALID_BASE, 0x780},
684+ [DBG_MIB_M0SDR7] = { DBG_INVALID_BASE, 0x5a8},
685+ [DBG_MIB_M0SDR8] = { DBG_INVALID_BASE, 0x78c},
686+ [DBG_MIB_M0SDR9] = { DBG_INVALID_BASE, 0x024},
687+ [DBG_MIB_M0SDR10] = { DBG_INVALID_BASE, 0x76c},
688+ [DBG_MIB_M0SDR11] = { DBG_INVALID_BASE, 0x790},
689+ [DBG_MIB_M0SDR12] = { DBG_INVALID_BASE, 0x558},
690+ [DBG_MIB_M0SDR14] = { DBG_INVALID_BASE, 0x564},
691+ [DBG_MIB_M0SDR15] = { DBG_INVALID_BASE, 0x564},
692+ [DBG_MIB_M0SDR16] = { DBG_INVALID_BASE, 0x7fc},
693+ [DBG_MIB_M0SDR17] = { DBG_INVALID_BASE, 0x800},
694+ [DBG_MIB_M0SDR18] = { DBG_INVALID_BASE, 0x030},
695+ [DBG_MIB_M0SDR19] = { DBG_INVALID_BASE, 0x5ac},
696+ [DBG_MIB_M0SDR20] = { DBG_INVALID_BASE, 0x5b0},
697+ [DBG_MIB_M0SDR21] = { DBG_INVALID_BASE, 0x5b4},
698+ [DBG_MIB_M0SDR22] = { DBG_INVALID_BASE, 0x770},
699+ [DBG_MIB_M0SDR23] = { DBG_INVALID_BASE, 0x774},
700+ [DBG_MIB_M0DR0] = { DBG_INVALID_BASE, 0x594},
701+ [DBG_MIB_M0DR1] = { DBG_INVALID_BASE, 0x598},
702+ [DBG_MIB_MUBF] = { DBG_INVALID_BASE, 0x7ac},
703+ [DBG_MIB_M0DR6] = { DBG_INVALID_BASE, 0x658},
704+ [DBG_MIB_M0DR7] = { DBG_INVALID_BASE, 0x65c},
705+ [DBG_MIB_M0DR8] = { DBG_INVALID_BASE, 0x56c},
706+ [DBG_MIB_M0DR9] = { DBG_INVALID_BASE, 0x570},
707+ [DBG_MIB_M0DR10] = { DBG_INVALID_BASE, 0x578},
708+ [DBG_MIB_M0DR11] = { DBG_INVALID_BASE, 0x574},
709+ [DBG_MIB_M0DR12] = { DBG_INVALID_BASE, 0x654},
710+ [DBG_WTBLON_WDUCR] = { DBG_INVALID_BASE, 0x200},
711+ [DBG_UWTBL_WDUCR] = { DBG_INVALID_BASE, 0x094},
712+ [DBG_PLE_DRR_TABLE_CTRL] = { DBG_INVALID_BASE, 0x490},
713+ [DBG_PLE_DRR_TABLE_RDATA] = { DBG_INVALID_BASE, 0x470},
714+ [DBG_PLE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x004},
715+ [DBG_PLE_QUEUE_EMPTY] = { DBG_INVALID_BASE, 0x360},
716+ [DBG_PLE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x380},
717+ [DBG_PLE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x384},
718+ [DBG_PLE_PG_HIF_GROUP] = { DBG_INVALID_BASE, 0x00c},
719+ [DBG_PLE_HIF_PG_INFO] = { DBG_INVALID_BASE, 0x388},
720+ [DBG_PLE_PG_HIF_TXCMD_GROUP] = { DBG_INVALID_BASE, 0x014},
721+ [DBG_PLE_HIF_TXCMD_PG_INFO] = { DBG_INVALID_BASE, 0x390},
722+ [DBG_PLE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x018},
723+ [DBG_PLE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x394},
724+ [DBG_PLE_FL_QUE_CTRL] = { DBG_INVALID_BASE, 0x3e0},
725+ [DBG_PLE_NATIVE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x370},
developer68e1eb22022-05-09 17:02:12 +0800726+ [DBG_PLE_TXCMD_Q_EMPTY] = { DBG_INVALID_BASE, 0x36c},
developere2cc0fa2022-03-29 17:31:03 +0800727+ [DBG_PLE_AC_QEMPTY] = { DBG_INVALID_BASE, 0x600},
728+ [DBG_PLE_AC_OFFSET] = { DBG_INVALID_BASE, 0x080},
729+ [DBG_PLE_STATION_PAUSE] = { DBG_INVALID_BASE, 0x100},
730+ [DBG_PLE_DIS_STA_MAP] = { DBG_INVALID_BASE, 0x180},
731+ [DBG_PSE_PBUF_CTRL] = { DBG_INVALID_BASE, 0x004},
732+ [DBG_PSE_FREEPG_CNT] = { DBG_INVALID_BASE, 0x380},
733+ [DBG_PSE_FREEPG_HEAD_TAIL] = { DBG_INVALID_BASE, 0x384},
734+ [DBG_PSE_HIF0_PG_INFO] = { DBG_INVALID_BASE, 0x150},
735+ [DBG_PSE_PG_HIF1_GROUP] = { DBG_INVALID_BASE, 0x154},
736+ [DBG_PSE_HIF1_PG_INFO] = { DBG_INVALID_BASE, 0x160},
737+ [DBG_PSE_PG_CPU_GROUP] = { DBG_INVALID_BASE, 0x118},
738+ [DBG_PSE_CPU_PG_INFO] = { DBG_INVALID_BASE, 0x158},
739+ [DBG_PSE_PG_PLE_GROUP] = { DBG_INVALID_BASE, 0x11c},
740+ [DBG_PSE_PLE_PG_INFO] = { DBG_INVALID_BASE, 0x15c},
741+ [DBG_PSE_PG_LMAC0_GROUP] = { DBG_INVALID_BASE, 0x124},
742+ [DBG_PSE_LMAC0_PG_INFO] = { DBG_INVALID_BASE, 0x164},
743+ [DBG_PSE_PG_LMAC1_GROUP] = { DBG_INVALID_BASE, 0x128},
744+ [DBG_PSE_LMAC1_PG_INFO] = { DBG_INVALID_BASE, 0x168},
745+ [DBG_PSE_PG_LMAC2_GROUP] = { DBG_INVALID_BASE, 0x12c},
746+ [DBG_PSE_LMAC2_PG_INFO] = { DBG_INVALID_BASE, 0x16c},
747+ [DBG_PSE_PG_LMAC3_GROUP] = { DBG_INVALID_BASE, 0x130},
748+ [DBG_PSE_LMAC3_PG_INFO] = { DBG_INVALID_BASE, 0x17c},
749+ [DBG_PSE_PG_MDP_GROUP] = { DBG_INVALID_BASE, 0x134},
750+ [DBG_PSE_MDP_PG_INFO] = { DBG_INVALID_BASE, 0x174},
751+ [DBG_PSE_PG_PLE1_GROUP] = { DBG_INVALID_BASE, 0x120},
752+ [DBG_PSE_PLE1_PG_INFO] = { DBG_INVALID_BASE, 0x160},
753+ [DBG_AGG_AALCR0] = { DBG_INVALID_BASE, 0x028},
754+ [DBG_AGG_AALCR1] = { DBG_INVALID_BASE, 0x144},
755+ [DBG_AGG_AALCR2] = { DBG_INVALID_BASE, 0x14c},
756+ [DBG_AGG_AALCR3] = { DBG_INVALID_BASE, 0x154},
757+ [DBG_AGG_AALCR4] = { DBG_INVALID_BASE, 0x02c},
758+ [DBG_AGG_B0BRR0] = { DBG_INVALID_BASE, 0x08c},
759+ [DBG_AGG_B1BRR0] = { DBG_INVALID_BASE, 0x148},
760+ [DBG_AGG_B2BRR0] = { DBG_INVALID_BASE, 0x150},
761+ [DBG_AGG_B3BRR0] = { DBG_INVALID_BASE, 0x158},
762+ [DBG_AGG_AWSCR0] = { DBG_INVALID_BASE, 0x05c},
763+ [DBG_AGG_PCR0] = { DBG_INVALID_BASE, 0x06c},
764+ [DBG_AGG_TTCR0] = { DBG_INVALID_BASE, 0x07c},
765+ [DBG_MIB_M0ARNG0] = { DBG_INVALID_BASE, 0x0b0},
766+ [DBG_MIB_M0DR2] = { DBG_INVALID_BASE, 0x7dc},
767+ [DBG_MIB_M0DR13] = { DBG_INVALID_BASE, 0x7ec},
768+};
769+
770+static const struct __dbg_mask mt7915_dbg_mask[] = {
771+ [DBG_MIB_M0SDR10_RX_MDRDY_COUNT]= {25, 0},
772+ [DBG_MIB_M0SDR14_AMPDU] = {23, 0},
773+ [DBG_MIB_M0SDR15_AMPDU_ACKED] = {23, 0},
774+ [DBG_MIB_RX_FCS_ERROR_COUNT] = {15, 0},
775+};
776+
777+static const struct __dbg_mask mt7916_dbg_mask[] = {
778+ [DBG_MIB_M0SDR10_RX_MDRDY_COUNT]= {31, 0},
779+ [DBG_MIB_M0SDR14_AMPDU] = {31, 0},
780+ [DBG_MIB_M0SDR15_AMPDU_ACKED] = {31, 0},
781+ [DBG_MIB_RX_FCS_ERROR_COUNT] = {31, 16},
782+};
783+
784+/* used to differentiate between generations */
785+struct mt7915_dbg_reg_desc {
786+ const u32 id;
787+ const u32 *base_rev;
788+ const struct __dbg_reg *reg_rev;
789+ const struct __dbg_mask *mask_rev;
790+};
791+
792+static const struct mt7915_dbg_reg_desc dbg_reg_s[] = {
793+ { 0x7915,
794+ mt7915_dbg_base,
795+ mt7915_dbg_reg,
796+ mt7915_dbg_mask
797+ },
798+ { 0x7906,
799+ mt7916_dbg_base,
800+ mt7916_dbg_reg,
801+ mt7916_dbg_mask
802+ },
803+ { 0x7986,
804+ mt7986_dbg_base,
805+ mt7916_dbg_reg,
806+ mt7916_dbg_mask
807+ },
808+};
809+
810+struct bin_debug_hdr {
811+ __le32 magic_num;
812+ __le16 serial_id;
813+ __le16 msg_type;
814+ __le16 len;
815+ __le16 des_len; /* descriptor len for rxd */
816+} __packed;
817+
818+#define __DBG_REG_MAP(_dev, id, ofs) ((_dev)->dbg_reg->base_rev[(id)] + (ofs))
819+#define __DBG_REG_BASE(_dev, id) ((_dev)->dbg_reg->reg_rev[(id)].base)
820+#define __DBG_REG_OFFS(_dev, id) ((_dev)->dbg_reg->reg_rev[(id)].offs)
821+
822+#define __DBG_MASK(_dev, id) GENMASK((_dev)->dbg_reg->mask_rev[(id)].end, \
823+ (_dev)->dbg_reg->mask_rev[(id)].start)
824+#define __DBG_REG(_dev, id) __DBG_REG_MAP((_dev), __DBG_REG_BASE((_dev), (id)), \
825+ __DBG_REG_OFFS((_dev), (id)))
826+
827+#define __DBG_FIELD_GET(id, _reg) (((_reg) & __DBG_MASK(dev, (id))) >> \
828+ dev->dbg_reg->mask_rev[(id)].start)
829+#define __DBG_FIELD_PREP(id, _reg) (((_reg) << dev->dbg_reg->mask_rev[(id)].start) & \
830+ __DBG_MASK(dev, (id)))
831+
832+
833+#define MT_DBG_TX_RING_BASE __DBG_REG(dev, DBG_TX_RING_BASE)
834+#define MT_DBG_RX_EVENT_RING_BASE __DBG_REG(dev, DBG_RX_EVENT_RING_BASE)
835+#define MT_DBG_RX_STS_RING_BASE __DBG_REG(dev, DBG_RX_STS_RING_BASE)
836+#define MT_DBG_RX_DATA_RING_BASE __DBG_REG(dev, DBG_RX_DATA_RING_BASE)
837+
838+#define MT_DBG_TX_RING_CTRL(n) (MT_DBG_TX_RING_BASE + (0x10 * (n)))
839+#define MT_DBG_RX_DATA_RING_CTRL(n) (MT_DBG_RX_DATA_RING_BASE + (0x10 * (n)))
840+#define MT_DBG_RX_EVENT_RING_CTRL(n) (MT_DBG_RX_EVENT_RING_BASE + (0x10 * (n)))
841+
842+/* WFDMA COMMON */
843+#define MT_DBG_INT_SOURCE_CSR __DBG_REG(dev, DBG_INT_SOURCE_CSR)
844+#define MT_DBG_INT_MASK_CSR __DBG_REG(dev, DBG_INT_MASK_CSR)
845+#define MT_DBG_INT1_SOURCE_CSR __DBG_REG(dev, DBG_INT1_SOURCE_CSR)
846+#define MT_DBG_INT1_MASK_CSR __DBG_REG(dev, DBG_INT1_MASK_CSR)
847+
848+/* WFDMA0 */
849+#define MT_DBG_WFDMA0(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA0_BASE, (_ofs))
850+
851+#define MT_DBG_WFDMA0_INT_SOURCE_CSR MT_DBG_WFDMA0(0x200)
852+#define MT_DBG_WFDMA0_INT_MASK_CSR MT_DBG_WFDMA0(0x204)
853+
854+#define MT_DBG_WFDMA0_GLO_CFG MT_DBG_WFDMA0(0x208)
855+#define MT_DBG_WFDMA0_GLO_CFG_TX_DMA_EN BIT(0)
856+#define MT_DBG_WFDMA0_GLO_CFG_RX_DMA_EN BIT(2)
857+#define MT_DBG_WFDMA0_GLO_CFG_TX_BUSY_MASK BIT(1)
858+#define MT_DBG_WFDMA0_GLO_CFG_RX_BUSY_MASK BIT(3)
859+
860+
861+/* WFDMA1 */
862+#define MT_DBG_WFDMA1(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA1_BASE, (_ofs))
863+#define MT_DBG_WFDMA1_INT_SOURCE_CSR MT_DBG_WFDMA1(0x200)
864+#define MT_DBG_WFDMA1_INT_MASK_CSR MT_DBG_WFDMA1(0x204)
865+
866+#define MT_DBG_WFDMA1_GLO_CFG MT_DBG_WFDMA1(0x208)
867+
868+#define MT_DBG_WFDMA1_GLO_CFG_TX_DMA_EN BIT(0)
869+#define MT_DBG_WFDMA1_GLO_CFG_RX_DMA_EN BIT(2)
870+#define MT_DBG_WFDMA1_GLO_CFG_TX_BUSY_MASK BIT(1)
871+#define MT_DBG_WFDMA1_GLO_CFG_RX_BUSY_MASK BIT(3)
872+
873+/* WFDMA0 PCIE1 */
874+#define MT_DBG_WFDMA0_PCIE1(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA0_PCIE1_BASE, (_ofs))
875+
876+#define MT_DBG_WFDMA0_PCIE1_INT_SOURCE_CSR MT_DBG_WFDMA0_PCIE1(0x200)
877+#define MT_DBG_WFDMA0_PCIE1_INT_MASK_CSR MT_DBG_WFDMA0_PCIE1(0x204)
878+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG MT_DBG_WFDMA0_PCIE1(0x208)
879+#define MT_DBG_WFDMA0_PCIE1_RX1_CTRL0 MT_DBG_WFDMA1_PCIE1(0x510)
880+
881+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_DMA_EN BIT(0)
882+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_BUSY_MASK BIT(1)
883+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_DMA_EN BIT(2)
884+#define MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_BUSY_MASK BIT(3)
885+
886+/* WFDMA1 PCIE1 */
887+#define MT_DBG_WFDMA1_PCIE1(_ofs) __DBG_REG_MAP(dev, MT_DBG_WFDMA1_PCIE1_BASE, (_ofs))
888+#define MT_DBG_WFDMA1_PCIE1_INT_SOURCE_CSR MT_DBG_WFDMA1_PCIE1(0x200)
889+#define MT_DBG_WFDMA1_PCIE1_INT_MASK_CSR MT_DBG_WFDMA1_PCIE1(0x204)
890+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG MT_DBG_WFDMA1_PCIE1(0x208)
891+#define MT_DBG_WFDMA1_PCIE1_TX19_CTRL0 MT_DBG_WFDMA1_PCIE1(0x330)
892+#define MT_DBG_WFDMA1_PCIE1_RX2_CTRL0 MT_DBG_WFDMA1_PCIE1(0x520)
893+
894+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_TX_DMA_EN BIT(0)
895+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_TX_BUSY_MASK BIT(1)
896+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_RX_DMA_EN BIT(2)
897+#define MT_DBG_WFDMA1_PCIE1_GLO_CFG_RX_BUSY_MASK BIT(3)
898+
899+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_EN_MASK BIT(2)
900+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_EN_MASK BIT(0)
901+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_BUSY_MASK BIT(3)
902+#define MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_BUSY_MASK BIT(1)
903+
904+
905+/* WF DMA TOP: band 0(0x820E7000),band 1(0x820F7000) */
906+#define MT_DBG_WF_DMA_BASE(_band) ((_band) ? 0x820F7000 : 0x820E7000)
907+#define MT_DBG_WF_DMA(_band, ofs) (MT_WF_DMA_BASE(_band) + (ofs))
908+
909+#define MT_DBG_DMA_DCR0(_band) MT_DBG_WF_DMA((_band), 0x000)
910+#define MT_DBG_DMA_DCR0_MAX_RX_LEN GENMASK(15, 3)
911+#define MT_DBG_DMA_DCR0_RXD_G5_EN BIT(23)
912+
913+#define MT_DBG_DMA_ICSC_FR0(_band) MT_DBG_WF_DMA((_band), __DBG_REG_OFFS(dev, DBG_DMA_ICSC_FR0))
914+#define MT_DBG_DMA_ICSC_FR0_RXBF_EN BIT(25)
915+#define MT_DBG_DMA_ICSC_FR0_EN BIT(24)
916+#define MT_DBG_DMA_ICSC_FR0_TOUT_MASK GENMASK(23, 16)
917+#define MT_DBG_DMA_ICSC_FR0_PID_MASK GENMASK(9, 8)
918+#define MT_DBG_DMA_ICSC_FR0_QID_MASK GENMASK(6, 0)
919+
920+#define MT_DBG_DMA_ICSC_FR1(_band) MT_DBG_WF_DMA((_band), __DBG_REG_OFFS(dev, DBG_DMA_ICSC_FR1))
921+#define MT_DBG_DMA_ICSC_FR1_AGG_SIZE_MASK GENMASK(26, 16)
922+#define MT_DBG_DMA_ICSC_FR1_MAX_FRAME_SIZE_MASK GENMASK(10, 0)
923+
924+/* TMAC: band 0(0x820e4000), band 1(0x820f4000) */
925+#define MT_DBG_WF_TMAC_BASE(_band) ((_band) ? 0x820f4000 : 0x820e4000)
926+#define MT_DBG_WF_TMAC(_band, ofs) (MT_DBG_WF_TMAC_BASE(_band) + (ofs))
927+
928+#define MT_DBG_TMAC_ICSCR0(_band) MT_DBG_WF_TMAC((_band), __DBG_REG_OFFS(dev, DBG_TMAC_ICSCR0))
929+#define MT_DBG_TMAC_ICSCR0_ICSRPT_EN BIT(0)
930+
931+/* RMAC: band 0(0x820E5000), band 1(0x820f5000) */
932+#define MT_DBG_WF_RMAC_BASE(_band) ((_band) ? 0x820f5000 : 0x820E5000)
933+#define MT_DBG_WF_RMAC(_band, ofs) (MT_DBG_WF_RMAC_BASE(_band) + (ofs))
934+
935+#define MT_DBG_RMAC_RXICSRPT(_band) MT_DBG_WF_RMAC((_band), __DBG_REG_OFFS(dev, DBG_RMAC_RXICSRPT))
936+#define MT_DBG_RMAC_RXICSRPT_ICSRPT_EN BIT(0)
937+
938+/* MIB: band 0(0x820ed000), band 1(0x820fd000) */
939+#define MT_DBG_MIB_BASE(_band) ((_band) ? 0x820fd000 : 0x820ed000)
940+#define MT_DBG_MIB(_band, ofs) (MT_DBG_MIB_BASE(_band) + (ofs))
941+
942+
943+#define MT_DBG_MIB_M0SCR0(_band) MT_DBG_MIB((_band), 0x00)
944+#define MT_DBG_MIB_M0PBSCR(_band) MT_DBG_MIB((_band), 0x04)
945+
946+#define MT_DBG_MIB_M0SDR0(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR0))
947+#define MT_DBG_MIB_M0SDR3(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR3))
948+#define MT_DBG_MIB_RX_FCS_ERROR_COUNT_MASK __DBG_MASK(dev, DBG_MIB_RX_FCS_ERROR_COUNT)
949+#define MT_DBG_MIB_M0SDR4(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR4))
950+#define MT_DBG_MIB_M0SDR5(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR5))
951+#define MT_DBG_MIB_M0SDR6(_band) MT_DBG_MIB((_band), 0x20)
952+#define MT_DBG_MIB_M0SDR7(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR7))
953+#define MT_DBG_MIB_M0SDR8(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR8))
954+#define MT_DBG_MIB_M0SDR9(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR9))
955+#define MT_DBG_MIB_M0SDR10(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR10))
956+#define MT_DBG_MIB_M0SDR10_RX_MDRDY_COUNT_MASK __DBG_MASK(dev, DBG_MIB_M0SDR10_RX_MDRDY_COUNT)
957+#define MT_DBG_MIB_M0SDR11(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR11))
958+
959+#define MT_DBG_MIB_M0SDR12(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR12))
960+
961+#define MT_DBG_MIB_M0SDR14(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR14))
962+#define MT_DBG_MIB_M0SDR14_AMPDU_MASK __DBG_MASK(dev, DBG_MIB_M0SDR14_AMPDU)
963+#define MT_DBG_MIB_M0SDR15(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR15))
964+#define MT_DBG_MIB_M0SDR15_AMPDU_ACKED_MASK __DBG_MASK(dev, DBG_MIB_M0SDR15_AMPDU_ACKED)
965+#define MT_DBG_MIB_M0SDR16(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR16))
966+#define MT_DBG_MIB_M0SDR17(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR17))
967+#define MT_DBG_MIB_M0SDR18(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR18))
968+#define MT_DBG_MIB_M0SDR19(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR19))
969+#define MT_DBG_MIB_M0SDR20(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR20))
970+#define MT_DBG_MIB_M0SDR21(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR21))
971+#define MT_DBG_MIB_M0SDR22(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR22))
972+#define MT_DBG_MIB_M0SDR23(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0SDR23))
973+#define MT_DBG_MIB_M0DR0(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR0))
974+#define MT_DBG_MIB_M0DR1(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR1))
975+
976+#define MT_DBG_MIB_MUBF(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_MUBF))
977+#define MT_DBG_MIB_M0DR6(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR6))
978+#define MT_DBG_MIB_M0DR7(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR7))
979+#define MT_DBG_MIB_M0DR8(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR8))
980+#define MT_DBG_MIB_M0DR9(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR9))
981+#define MT_DBG_MIB_M0DR10(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR10))
982+#define MT_DBG_MIB_M0DR11(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR11))
983+ #define MT_DBG_MIB_M0DR12(_band) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR12))
984+
985+/* WTBLON TOP: 0x820D4000/pcie(0x34000) rbus(0x434000) */
986+#define MT_DBG_WTBLON_TOP_BASE 0x820D4000
987+#define MT_DBG_WTBLON_TOP(ofs) (MT_WTBLON_TOP_BASE + (ofs))
988+#define MT_DBG_WTBLON_TOP_WDUCR MT_DBG_WTBLON_TOP(__DBG_REG_OFFS(dev, DBG_WTBLON_WDUCR))
989+#define MT_DBG_WTBLON_TOP_WDUCR_GROUP GENMASK(2, 0)
990+
991+#define WF_WTBLON_TOP_B0BTCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1000) // 5000
992+#define WF_WTBLON_TOP_B0BTBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1010) // 5010
993+#define WF_WTBLON_TOP_B0BRCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1020) // 5020
994+#define WF_WTBLON_TOP_B0BRBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1030) // 5030
995+#define WF_WTBLON_TOP_B0BTDCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1040) // 5040
996+#define WF_WTBLON_TOP_B0BRDCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1050) // 5050
997+#define WF_WTBLON_TOP_B0MBTCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1100) // 5100
998+#define WF_WTBLON_TOP_B0MBTBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1140) // 5140
999+#define WF_WTBLON_TOP_B0MBRCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1180) // 5180
1000+#define WF_WTBLON_TOP_B0MBRBCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x11C0) // 51C0
1001+
1002+#define WF_WTBLON_TOP_B1BTCRn_ADDR (MT_DBG_WTBLON_TOP_BASE + 0x1800) // 5800
1003+
1004+/* WTBLON TOP: 0x820C4000/pcie(0xa8000) rbus(0x4a8000) */
1005+#define MT_DBG_UWTBL_TOP_BASE 0x820C4000
1006+#define MT_DBG_UWTBL_TOP(ofs) (MT_DBG_UWTBL_TOP_BASE + (ofs))
1007+
1008+#define MT_DBG_UWTBL_TOP_WDUCR MT_DBG_WTBLON_TOP(__DBG_REG_OFFS(dev, DBG_UWTBL_WDUCR))
1009+
1010+#define MT_UWTBL_TOP_WDUCR_TARGET BIT(31)
1011+#define MT_UWTBL_TOP_WDUCR_GROUP GENMASK(3, 0)
1012+
1013+
1014+/* WTBL : 0x820D8000/pcie(0x38000) rbus(0x438000) */
1015+#define MT_DBG_WTBL_BASE 0x820D8000
1016+
1017+/* PLE related CRs. */
1018+#define MT_DBG_PLE_BASE 0x820C0000
1019+#define MT_DBG_PLE(ofs) (MT_DBG_PLE_BASE + (ofs))
1020+
1021+#define MT_DBG_PLE_DRR_TAB_CTRL MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_DRR_TABLE_CTRL))
1022+#define MT_DBG_PLE_DRR_TAB_RD_OFS __DBG_REG_OFFS(dev, DBG_PLE_DRR_TABLE_RDATA)
1023+
1024+#define MT_DBG_PLE_DRR_TABLE_RDATA0 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x0)
1025+#define MT_DBG_PLE_DRR_TABLE_RDATA1 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x4)
1026+#define MT_DBG_PLE_DRR_TABLE_RDATA2 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x8)
1027+#define MT_DBG_PLE_DRR_TABLE_RDATA3 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0xc)
1028+#define MT_DBG_PLE_DRR_TABLE_RDATA4 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x10)
1029+#define MT_DBG_PLE_DRR_TABLE_RDATA5 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x14)
1030+#define MT_DBG_PLE_DRR_TABLE_RDATA6 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS + 0x18)
1031+#define MT_DBG_PLE_DRR_TABLE_RDATA7 MT_DBG_PLE(MT_DBG_PLE_DRR_TAB_RD_OFS+ 0x1c)
1032+
1033+#define MT_DBG_PLE_PBUF_CTRL_ADDR MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PBUF_CTRL))
1034+#define MT_DBG_PLE_QUEUE_EMPTY MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_QUEUE_EMPTY))
1035+#define MT_DBG_PLE_FREEPG_CNT MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_FREEPG_CNT))
1036+#define MT_DBG_PLE_FREEPG_HEAD_TAIL MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_FREEPG_HEAD_TAIL))
1037+#define MT_DBG_PLE_PG_HIF_GROUP MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PG_HIF_GROUP))
1038+#define MT_DBG_PLE_HIF_PG_INFO MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_HIF_PG_INFO))
1039+#define MT_DBG_PLE_PG_HIF_TXCMD_GROUP MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PG_HIF_TXCMD_GROUP))
1040+#define MT_DBG_PLE_HIF_TXCMD_PG_INFO MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_HIF_TXCMD_PG_INFO))
1041+#define MT_DBG_PLE_PG_CPU_GROUP MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_PG_CPU_GROUP))
1042+#define MT_DBG_PLE_CPU_PG_INFO MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_CPU_PG_INFO))
1043+#define PLE_FL_QUE_CTRL_OFFSET __DBG_REG_OFFS(dev, DBG_PLE_FL_QUE_CTRL)
1044+#define MT_DBG_PLE_FL_QUE_CTRL0 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0x0)
1045+#define MT_DBG_PLE_FL_QUE_CTRL1 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0x4)
1046+#define MT_DBG_PLE_FL_QUE_CTRL2 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0x8)
1047+#define MT_DBG_PLE_FL_QUE_CTRL3 MT_DBG_PLE(PLE_FL_QUE_CTRL_OFFSET + 0xc)
1048+#define MT_DBG_PLE_NATIVE_TXCMD_Q_EMPTY MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_NATIVE_TXCMD_Q_EMPTY))
1049+#define MT_DBG_PLE_TXCMD_Q_EMPTY MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_TXCMD_Q_EMPTY))
1050+
1051+#define MT_DBG_PLE_PBUF_CTRL_PAGE_SIZE_MASK BIT(31)
1052+#define MT_DBG_PLE_PBUF_CTRL_OFFSET_MASK GENMASK(25, 17)
1053+#define MT_DBG_PLE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK GENMASK(11, 0)
1054+
1055+#define MT_DBG_PLE_FREEPG_CNT_FREEPG_CNT_MASK GENMASK(11, 0)
1056+#define MT_DBG_PLE_FREEPG_CNT_FFA_CNT_MASK GENMASK(27, 16)
1057+#define MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK GENMASK(27, 16)
1058+#define MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK GENMASK(11, 0)
1059+#define MT_DBG_PLE_PG_HIF_GROUP_HIF_MAX_QUOTA_MASK GENMASK(27, 16)
1060+#define MT_DBG_PLE_PG_HIF_GROUP_HIF_MIN_QUOTA_MASK GENMASK(11, 0)
1061+
1062+#define MT_DBG_PLE_HIF_PG_INFO_HIF_SRC_CNT_MASK GENMASK(27, 16)
1063+#define MT_DBG_PLE_HIF_PG_INFO_HIF_RSV_CNT_MASK GENMASK(11, 0)
1064+
1065+#define MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MAX_QUOTA_MASK GENMASK(27, 16)
1066+#define MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MIN_QUOTA_MASK GENMASK(11, 0)
1067+
1068+#define MT_DBG_PLE_HIF_TXCMD_PG_INFO_HIF_TXCMD_SRC_CNT_MASK GENMASK(27, 16)
1069+#define MT_DBG_PLE_HIF_TXCMD_PG_INFO_HIF_TXCMD_RSV_CNT_MASK GENMASK(11, 0)
1070+
1071+#define MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_SRC_CNT_MASK GENMASK(27, 16)
1072+#define MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_RSV_CNT_MASK GENMASK(11, 0)
1073+
1074+#define MT_DBG_PLE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK GENMASK(27, 16)
1075+#define MT_DBG_PLE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK GENMASK(11, 0)
1076+
1077+#define MT_DBG_PLE_CPU_PG_INFO_CPU_SRC_CNT_MASK GENMASK(27, 16)
1078+#define MT_DBG_PLE_CPU_PG_INFO_CPU_RSV_CNT_MASK GENMASK(11, 0)
1079+
1080+#define MT_DBG_PLE_Q_EMPTY_ALL_AC_EMPTY_MASK BIT(24)
1081+#define MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK BIT(31)
1082+#define MT_DBG_PLE_FL_QUE_CTRL0_Q_BUF_QID_MASK GENMASK(30, 24)
1083+
1084+#define MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT 24
1085+#define MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT 10
1086+
1087+#define MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK GENMASK(27, 16)
1088+#define MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK GENMASK(11, 0)
1089+#define MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK GENMASK(11, 0)
1090+
1091+#define MT_DBG_PLE_STATION_PAUSE(n) MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_STATION_PAUSE) + ((n) << 2))
1092+#define MT_DBG_PLE_DIS_STA_MAP(n) MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_DIS_STA_MAP) + ((n) << 2))
1093+#define MT_DBG_PLE_AC_QEMPTY(ac, n) MT_DBG_PLE(__DBG_REG_OFFS(dev, DBG_PLE_AC_QEMPTY) + \
1094+ __DBG_REG_OFFS(dev, DBG_PLE_AC_OFFSET) * (ac) + ((n) << 2))
1095+
1096+#define MT_DBG_PLE_AMSDU_PACK_MSDU_CNT(n) MT_DBG_PLE(0x10e0 + ((n) << 2))
1097+
1098+/* pseinfo related CRs. */
1099+#define MT_DBG_PSE_BASE 0x820C8000
1100+#define MT_DBG_PSE(ofs) (MT_DBG_PSE_BASE + (ofs))
1101+
developer94dd8d72022-05-04 17:14:16 +08001102+#define MT_DBG_PSE_PBUF_CTRL MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PBUF_CTRL))
1103+#define MT_DBG_PSE_QUEUE_EMPTY MT_DBG_PSE(0x0b0)
1104+#define MT_DBG_PSE_FREEPG_CNT MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_FREEPG_CNT))
1105+#define MT_DBG_PSE_FREEPG_HEAD_TAIL MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_FREEPG_HEAD_TAIL))
1106+#define MT_DBG_PSE_PG_HIF0_GROUP MT_DBG_PSE(0x110)
1107+#define MT_DBG_PSE_HIF0_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_HIF0_PG_INFO))
1108+#define MT_DBG_PSE_PG_HIF1_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_HIF1_GROUP))
1109+#define MT_DBG_PSE_HIF1_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_HIF1_PG_INFO))
1110+#define MT_DBG_PSE_PG_CPU_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_CPU_GROUP))
1111+#define MT_DBG_PSE_CPU_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_CPU_PG_INFO))
1112+#define MT_DBG_PSE_PG_LMAC0_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC0_GROUP))
1113+#define MT_DBG_PSE_LMAC0_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC0_PG_INFO))
1114+#define MT_DBG_PSE_PG_LMAC1_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC1_GROUP))
1115+#define MT_DBG_PSE_LMAC1_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC1_PG_INFO))
1116+#define MT_DBG_PSE_PG_LMAC2_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC2_GROUP))
1117+#define MT_DBG_PSE_LMAC2_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC2_PG_INFO))
1118+#define MT_DBG_PSE_PG_PLE_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_PLE_GROUP))
1119+#define MT_DBG_PSE_PLE_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PLE_PG_INFO))
1120+#define MT_DBG_PSE_PG_LMAC3_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_LMAC3_GROUP))
1121+#define MT_DBG_PSE_LMAC3_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_LMAC3_PG_INFO))
1122+#define MT_DBG_PSE_PG_MDP_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_MDP_GROUP))
1123+#define MT_DBG_PSE_MDP_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_MDP_PG_INFO))
1124+#define MT_DBG_PSE_PG_PLE1_GROUP MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PG_PLE1_GROUP))
1125+#define MT_DBG_PSE_PLE1_PG_INFO MT_DBG_PSE(__DBG_REG_OFFS(dev, DBG_PSE_PLE1_PG_INFO))
developere2cc0fa2022-03-29 17:31:03 +08001126+
1127+#define MT_DBG_PSE_PBUF_CTRL_PAGE_SIZE_CFG_MASK BIT(31)
1128+#define MT_DBG_PSE_PBUF_CTRL_PBUF_OFFSET_MASK GENMASK(25, 17)
1129+#define MT_DBG_PSE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK GENMASK(11, 0)
1130+#define MT_DBG_PSE_QUEUE_EMPTY_RLS_Q_EMTPY_MASK BIT(31)
1131+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_RXIOC_QUEUE_EMPTY_MASK BIT(23)
1132+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_TXIOC_QUEUE_EMPTY_MASK BIT(22)
1133+#define MT_DBG_PSE_QUEUE_EMPTY_SFD_PARK_QUEUE_EMPTY_MASK BIT(21)
1134+#define MT_DBG_PSE_QUEUE_EMPTY_SEC_RX_QUEUE_EMPTY_SHFT BIT(20)
1135+#define MT_DBG_PSE_QUEUE_EMPTY_SEC_TX_QUEUE_EMPTY_MASK BIT(19)
1136+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_RX_QUEUE_EMPTY_MASK BIT(18)
1137+#define MT_DBG_PSE_QUEUE_EMPTY_MDP_TX_QUEUE_EMPTY_MASK BIT(17)
1138+#define MT_DBG_PSE_QUEUE_EMPTY_LMAC_TX_QUEUE_EMPTY_MASK BIT(16)
1139+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_5_EMPTY_MASK BIT(13)
1140+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_4_EMPTY_MASK BIT(12)
1141+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_3_EMPTY_MASK BIT(11)
1142+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_2_EMPTY_MASK BIT(10)
1143+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_1_EMPTY_MASK BIT(9)
1144+#define MT_DBG_PSE_QUEUE_EMPTY_HIF_0_EMPTY_MASK BIT(8)
1145+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q3_EMPTY_MASK BIT(3)
1146+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q2_EMPTY_MASK BIT(2)
1147+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q1_EMPTY_MASK BIT(1)
1148+#define MT_DBG_PSE_QUEUE_EMPTY_CPU_Q0_EMPTY_MASK BIT(0)
1149+#define MT_DBG_PSE_FREEPG_CNT_FFA_CNT_MASK GENMASK(27, 16)
1150+#define MT_DBG_PSE_FREEPG_CNT_FREEPG_CNT_MASK GENMASK(11, 0)
1151+#define MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK GENMASK(27, 16)
1152+#define MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK GENMASK(11, 0)
1153+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MAX_QUOTA_MASK GENMASK(27, 16)
1154+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MIN_QUOTA_MASK GENMASK(11, 0)
1155+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MAX_QUOTA_MASK GENMASK(27, 16)
1156+#define MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MIN_QUOTA_MASK GENMASK(11, 0)
1157+#define MT_DBG_PSE_HIF0_PG_INFO_HIF0_SRC_CNT_MASK GENMASK(27, 16)
1158+#define MT_DBG_PSE_HIF0_PG_INFO_HIF0_RSV_CNT_MASK GENMASK(11, 0)
1159+#define MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MAX_QUOTA_MASK GENMASK(27, 16)
1160+#define MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MIN_QUOTA_MASK GENMASK(11, 0)
1161+#define MT_DBG_PSE_HIF1_PG_INFO_HIF1_SRC_CNT_MASK GENMASK(27, 16)
1162+#define MT_DBG_PSE_HIF1_PG_INFO_HIF1_RSV_CNT_MASK GENMASK(11, 0)
1163+#define MT_DBG_PSE_CPU_PG_INFO_CPU_SRC_CNT_MASK GENMASK(27, 16)
1164+#define MT_DBG_PSE_CPU_PG_INFO_CPU_RSV_CNT_MASK GENMASK(11, 0)
1165+#define MT_DBG_PSE_PG_PLE_GROUP_PLE_MAX_QUOTA_MASK GENMASK(27, 16)
1166+#define MT_DBG_PSE_PG_PLE_GROUP_PLE_MIN_QUOTA_MASK GENMASK(11, 0)
1167+#define MT_DBG_PSE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK GENMASK(27, 16)
1168+#define MT_DBG_PSE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK GENMASK(11, 0)
1169+#define MT_DBG_PSE_PLE_PG_INFO_PLE_SRC_CNT_MASK GENMASK(27, 16)
1170+#define MT_DBG_PSE_PLE_PG_INFO_PLE_RSV_CNT_MASK GENMASK(11, 0)
1171+#define MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MAX_QUOTA_MASK GENMASK(27, 16)
1172+#define MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MIN_QUOTA_MASK GENMASK(11, 0)
1173+#define MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_SRC_CNT_MASK GENMASK(27, 16)
1174+#define MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_RSV_CNT_MASK GENMASK(11, 0)
1175+#define MT_DBG_PSE_PG_LMAC1_GROUP_LMAC1_MAX_QUOTA_MASK GENMASK(27, 16)
1176+#define MT_DBG_TOP_PG_LMAC1_GROUP_LMAC1_MIN_QUOTA_MASK GENMASK(11, 0)
1177+#define MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_SRC_CNT_MASK GENMASK(27, 16)
1178+#define MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_RSV_CNT_MASK GENMASK(11, 0)
1179+#define MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MAX_QUOTA_MASK GENMASK(27, 16)
1180+#define MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MIN_QUOTA_MASK GENMASK(11, 0)
1181+#define MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_SRC_CNT_MASK GENMASK(27, 16)
1182+#define MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_RSV_CNT_MASK GENMASK(11, 0)
1183+#define MT_DBG_PSE_PG_LMAC3_GROUP_LMAC3_MAX_QUOTA_MASK GENMASK(27, 16)
1184+#define MT_DBG_TOP_PG_LMAC3_GROUP_LMAC3_MIN_QUOTA_MASK GENMASK(11, 0)
1185+#define MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_SRC_CNT_MASK GENMASK(27, 16)
1186+#define MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_RSV_CNT_MASK GENMASK(11, 0)
1187+#define MT_DBG_PSE_PG_LMAC3_GROUP_LMAC3_MAX_QUOTA_MASK GENMASK(27, 16)
1188+#define MT_DBG_TOP_PG_LMAC3_GROUP_LMAC3_MIN_QUOTA_MASK GENMASK(11, 0)
1189+#define MT_DBG_PSE_PG_MDP_GROUP_MDP_MAX_QUOTA_MASK GENMASK(27, 16)
1190+#define MT_DBG_PSE_PG_MDP_GROUP_MDP_MIN_QUOTA_MASK GENMASK(11, 0)
1191+#define MT_DBG_PSE_MDP_PG_INFO_MDP_SRC_CNT_MASK GENMASK(27, 16)
1192+#define MT_DBG_PSE_MDP_PG_INFO_MDP_RSV_CNT_MASK GENMASK(11, 0)
1193+
1194+#define MT_DBG_PSE_FL_QUE_CTRL_0_ADDR MT_DBG_PLE(0x1b0)
1195+#define MT_DBG_PSE_FL_QUE_CTRL_0_EXECUTE_MASK BIT(31)
1196+#define MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_QID_SHFT 24
1197+#define MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_PID_SHFT 10
1198+#define MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_WLANID_MASK GENMASK(9, 0)
1199+
1200+#define MT_DBG_PSE_FL_QUE_CTRL_2_ADDR MT_DBG_PLE(0x1b8)
1201+#define MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_TAIL_FID_MASK GENMASK(27, 16)
1202+#define MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_HEAD_FID_MASK GENMASK(11, 0)
1203+
1204+#define MT_DBG_PSE_FL_QUE_CTRL_3_ADDR MT_DBG_PLE(0x1bc)
1205+#define MT_DBG_PSE_FL_QUE_CTRL_3_QUEUE_PKT_NUM_MASK GENMASK(11, 0)
1206+
1207+
1208+/* AGG */
1209+#define MT_DBG_AGG_BASE(_band) ((_band) ? 0x820f2000 : 0x820e2000)
1210+#define MT_DBG_AGG(_band, ofs) (MT_DBG_AGG_BASE(_band) + (ofs))
1211+
1212+#define MT_DBG_AGG_AALCR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR0))
1213+#define MT_DBG_AGG_AALCR1(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR1))
1214+#define MT_DBG_AGG_AALCR2(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR2))
1215+#define MT_DBG_AGG_AALCR3(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR3))
1216+#define MT_DBG_AGG_AALCR4(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AALCR4))
1217+#define MT_DBG_AGG_B0BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B0BRR0))
1218+#define MT_DBG_AGG_B1BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B1BRR0))
1219+#define MT_DBG_AGG_B2BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B2BRR0))
1220+#define MT_DBG_AGG_B3BRR0(_band) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_B3BRR0))
1221+#define MT_DBG_AGG_AWSCR(_band, n) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_AWSCR0) + ((n) << 2))
1222+#define MT_DBG_AGG_PCR(_band, n) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_PCR0) + ((n) << 2))
1223+#define MT_DBG_AGG_TTCR(_band, n) MT_DBG_AGG((_band), __DBG_REG_OFFS(dev, DBG_AGG_TTCR0) + ((n) << 2))
1224+#define MT_DBG_MIB_M0ARNG(_band, n) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0ARNG0) + ((n) << 2))
1225+#define MT_DBG_MIB_M0DR2(_band, n) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR2) + ((n) << 2))
1226+#define MT_DBG_MIB_M0DR13(_band, n) MT_DBG_MIB((_band), __DBG_REG_OFFS(dev, DBG_MIB_M0DR13) + ((n) << 2))
1227+
1228+#define MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK GENMASK(31, 24)
1229+#define MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK GENMASK(23, 16)
1230+#define MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK GENMASK(15, 8)
1231+#define MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK GENMASK(7, 0)
1232+#define MT_DBG_AGG_AALCR4_ALTX0_AGG_LIMIT_MASK GENMASK(7, 0)
1233+
1234+#define MT_DBG_AGG_AWSCR0_WINSIZE3_MASK GENMASK(31, 24)
1235+#define MT_DBG_AGG_AWSCR0_WINSIZE2_MASK GENMASK(23, 16)
1236+#define MT_DBG_AGG_AWSCR0_WINSIZE1_MASK GENMASK(15, 8)
1237+#define MT_DBG_AGG_AWSCR0_WINSIZE0_MASK GENMASK(7, 0)
1238+
1239+#define MT_DBG_AGG_AWSCR1_WINSIZE7_MASK GENMASK(31, 24)
1240+#define MT_DBG_AGG_AWSCR1_WINSIZE6_MASK GENMASK(23, 16)
1241+#define MT_DBG_AGG_AWSCR1_WINSIZE5_MASK GENMASK(15, 8)
1242+#define MT_DBG_AGG_AWSCR1_WINSIZE4_MASK GENMASK(7, 0)
1243+
1244+#define MT_DBG_AGG_AWSCR2_WINSIZEB_MASK GENMASK(31, 24)
1245+#define MT_DBG_AGG_AWSCR2_WINSIZEA_MASK GENMASK(23, 16)
1246+#define MT_DBG_AGG_AWSCR2_WINSIZE9_MASK GENMASK(15, 8)
1247+#define MT_DBG_AGG_AWSCR2_WINSIZE8_MASK GENMASK(7, 0)
1248+
1249+#define MT_DBG_AGG_AWSCR3_WINSIZEE_MASK GENMASK(23, 16)
1250+#define MT_DBG_AGG_AWSCR3_WINSIZED_MASK GENMASK(15, 8)
1251+#define MT_DBG_AGG_AWSCR3_WINSIZEC_MASK GENMASK(7, 0)
1252+
1253+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL3_MASK GENMASK(31, 24)
1254+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL2_MASK GENMASK(23, 16)
1255+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL1_MASK GENMASK(15, 8)
1256+#define MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL0_MASK GENMASK(7, 0)
1257+
1258+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL7_MASK GENMASK(31, 24)
1259+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL6_MASK GENMASK(23, 16)
1260+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL5_MASK GENMASK(15, 8)
1261+#define MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL4_MASK GENMASK(7, 0)
1262+
1263+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL11_MASK GENMASK(31, 24)
1264+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL10_MASK GENMASK(23, 16)
1265+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL9_MASK GENMASK(15, 8)
1266+#define MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL8_MASK GENMASK(7, 0)
1267+
1268+#define MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL14_MASK GENMASK(23, 16)
1269+#define MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL13_MASK GENMASK(15, 8)
1270+#define MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL12_MASK GENMASK(7, 0)
1271+
1272+#define MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK GENMASK(31, 16)
1273+#define MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK GENMASK(15, 0)
1274+#define MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK GENMASK(31, 16)
1275+#define MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK GENMASK(15, 0)
1276+#define MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK GENMASK(31, 16)
1277+#define MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK GENMASK(15, 0)
1278+#define MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK GENMASK(31, 16)
1279+#define MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK GENMASK(15, 0)
1280+#define MT_DBG_MIB_M0DR13_TRX_AGG_RANGE9_CNT_MASK GENMASK(31, 16)
1281+#define MT_DBG_MIB_M0DR13_TRX_AGG_RANGE8_CNT_MASK GENMASK(15, 0)
1282+#define MT_DBG_MIB_M0DR14_TRX_AGG_RANGE11_CNT_MASK GENMASK(31, 16)
1283+#define MT_DBG_MIB_M0DR14_TRX_AGG_RANGE10_CNT_MASK GENMASK(15, 0)
1284+#define MT_DBG_MIB_M0DR15_TRX_AGG_RANGE13_CNT_MASK GENMASK(31, 16)
1285+#define MT_DBG_MIB_M0DR15_TRX_AGG_RANGE12_CNT_MASK GENMASK(15, 0)
1286+#define MT_DBG_MIB_M0DR16_TRX_AGG_RANGE15_CNT_MASK GENMASK(31, 16)
1287+#define MT_DBG_MIB_M0DR16_TRX_AGG_RANGE14_CNT_MASK GENMASK(15, 0)
1288+
1289+/* mt7915 host DMA*/
1290+#define MT_DBG_INT_DMA1_R0_DONE BIT(0)
1291+#define MT_DBG_INT_DMA1_R1_DONE BIT(1)
1292+#define MT_DBG_INT_DMA1_R2_DONE BIT(2)
1293+
1294+#define MT_DBG_INT_DMA1_T16_DONE BIT(26)
1295+#define MT_DBG_INT_DMA1_T17_DONE BIT(27)
1296+#define MT_DBG_INT_DMA1_T18_DONE BIT(30)
1297+#define MT_DBG_INT_DMA1_T19_DONE BIT(31)
1298+#define MT_DBG_INT_DMA1_T20_DONE BIT(15)
1299+
1300+#define MT_DBG_EXT_WRAP_INT_DMA0_R0_DONE BIT(16)
1301+#define MT_DBG_EXT_WRAP_INT_DMA0_R1_DONE BIT(17)
1302+
1303+/* mt7986 host DMA */
1304+#define MT_DBG_INT_DMA0_R0_DONE BIT(0)
1305+#define MT_DBG_INT_DMA0_R1_DONE BIT(1)
1306+#define MT_DBG_INT_DMA0_R2_DONE BIT(2)
1307+#define MT_DBG_INT_DMA0_R3_DONE BIT(3)
1308+#define MT_DBG_INT_DMA0_R4_DONE BIT(22)
1309+#define MT_DBG_INT_DMA0_R5_DONE BIT(23)
1310+
1311+#define MT_DBG_INT_DMA0_T16_DONE BIT(26)
1312+#define MT_DBG_INT_DMA0_T17_DONE BIT(27)
1313+#define MT_DBG_INT_DMA0_T18_DONE BIT(30)
1314+#define MT_DBG_INT_DMA0_T19_DONE BIT(31)
1315+#define MT_DBG_INT_DMA0_T20_DONE BIT(25)
1316+
1317+/* MCU DMA */
1318+#define WF_WFDMA_MCU_DMA0_BASE 0x54000000
1319+#define WF_WFDMA_MCU_DMA0_HOST_INT_STA_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x200) // 0200
1320+#define WF_WFDMA_MCU_DMA0_HOST_INT_ENA_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0X204) // 0204
1321+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x208) // 0208
1322+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1323+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1324+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1325+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1326+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1327+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1328+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1329+#define WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1330+
1331+#define WF_WFDMA_MCU_DMA1_BASE 0x55000000
1332+#define WF_WFDMA_MCU_DMA1_HOST_INT_STA_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x200) // 0200
1333+#define WF_WFDMA_MCU_DMA1_HOST_INT_ENA_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0X204) // 0204
1334+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x208) // 0208
1335+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1336+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1337+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1338+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1339+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1340+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1341+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1342+#define WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1343+#define WF_WFDMA_MCU_DMA1_WPDMA_TX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x300) // 0300
1344+#define WF_WFDMA_MCU_DMA1_WPDMA_TX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x310) // 0310
1345+#define WF_WFDMA_MCU_DMA1_WPDMA_TX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x320) // 0320
1346+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x500) // 0500
1347+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x510) // 0510
1348+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x520) // 0520
1349+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x530) // 0530
1350+#define WF_WFDMA_MCU_DMA1_WPDMA_RX_RING4_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_BASE + 0x540) // 0540
1351+
1352+#define WF_WFDMA_MCU_DMA1_PCIE1_BASE 0x59000000
1353+#define WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_STA_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x200) // 0200
1354+#define WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_ENA_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0X204) // 0204
1355+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x208) // 0208
1356+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1357+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1358+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1359+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1360+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1361+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1362+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1363+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1364+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_TX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x320) // 0320
1365+#define WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_RX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA1_PCIE1_BASE + 0x530) // 0530
1366+
1367+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x300) // 0300
1368+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x310) // 0310
1369+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x320) // 0320
1370+/* mt7986 add */
1371+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x330) // 0330
1372+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING4_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x340) // 0340
1373+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING5_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x350) // 0350
1374+#define WF_WFDMA_MCU_DMA0_WPDMA_TX_RING6_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x360) // 0360
1375+
1376+
1377+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING0_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x500) // 0500
1378+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING1_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x510) // 0510
1379+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING2_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x520) // 0520
1380+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING3_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x530) // 0530
1381+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING4_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x540) // 0540
1382+
1383+/* mt7986 add */
1384+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING5_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x550) // 0550
1385+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING6_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x560) // 0560
1386+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING7_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x570) // 0570
1387+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING8_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x580) // 0580
1388+#define WF_WFDMA_MCU_DMA0_WPDMA_RX_RING9_CTRL0_ADDR (WF_WFDMA_MCU_DMA0_BASE + 0x590) // 0590
1389+
1390+/* MEM DMA */
1391+#define WF_WFDMA_MEM_DMA_BASE 0x58000000
1392+#define WF_WFDMA_MEM_DMA_HOST_INT_STA_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x200) // 0200
1393+#define WF_WFDMA_MEM_DMA_HOST_INT_ENA_ADDR (WF_WFDMA_MEM_DMA_BASE + 0X204) // 0204
1394+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x208) // 0208
1395+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK 0x00000008 // RX_DMA_BUSY[3]
1396+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT 3
1397+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_MASK 0x00000004 // RX_DMA_EN[2]
1398+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_SHFT 2
1399+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK 0x00000002 // TX_DMA_BUSY[1]
1400+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT 1
1401+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_MASK 0x00000001 // TX_DMA_EN[0]
1402+#define WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_SHFT 0
1403+#define WF_WFDMA_MEM_DMA_WPDMA_TX_RING0_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x300) // 0300
1404+#define WF_WFDMA_MEM_DMA_WPDMA_TX_RING1_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x310) // 0310
1405+#define WF_WFDMA_MEM_DMA_WPDMA_RX_RING0_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x500) // 0500
1406+#define WF_WFDMA_MEM_DMA_WPDMA_RX_RING1_CTRL0_ADDR (WF_WFDMA_MEM_DMA_BASE + 0x510) // 0510
1407+
1408+enum resource_attr {
1409+ HIF_TX_DATA,
1410+ HIF_TX_CMD,
1411+ HIF_TX_CMD_WM, /* direct path to WMCPU, only exist for WFDMA arch with 2 CPU */
1412+ HIF_TX_FWDL,
1413+ HIF_RX_DATA,
1414+ HIF_RX_EVENT,
1415+ RING_ATTR_NUM
1416+};
1417+
1418+struct hif_pci_tx_ring_desc {
1419+ u32 hw_int_mask;
1420+ u16 ring_size;
1421+ enum resource_attr ring_attr;
1422+ u8 band_idx;
1423+ char *const ring_info;
1424+};
1425+
1426+struct hif_pci_rx_ring_desc {
1427+ u32 hw_desc_base;
1428+ u32 hw_int_mask;
1429+ u16 ring_size;
1430+ enum resource_attr ring_attr;
1431+ u16 max_rx_process_cnt;
1432+ u16 max_sw_read_idx_inc;
1433+ char *const ring_info;
1434+};
1435+
1436+const struct hif_pci_tx_ring_desc mt7915_tx_ring_layout[] = {
1437+ {
1438+ .hw_int_mask = MT_DBG_INT_DMA1_T16_DONE,
1439+ .ring_size = 128,
1440+ .ring_attr = HIF_TX_FWDL,
1441+ .ring_info = "FWDL"
1442+ },
1443+ {
1444+ .hw_int_mask = MT_DBG_INT_DMA1_T17_DONE,
1445+ .ring_size = 256,
1446+ .ring_attr = HIF_TX_CMD_WM,
1447+ .ring_info = "cmd to WM"
1448+ },
1449+ {
1450+ .hw_int_mask = MT_DBG_INT_DMA1_T18_DONE,
1451+ .ring_size = 2048,
1452+ .ring_attr = HIF_TX_DATA,
1453+ .ring_info = "band0 TXD"
1454+ },
1455+ {
1456+ .hw_int_mask = MT_DBG_INT_DMA1_T19_DONE,
1457+ .ring_size = 2048,
1458+ .ring_attr = HIF_TX_DATA,
1459+ .ring_info = "band1 TXD"
1460+ },
1461+ {
1462+ .hw_int_mask = MT_DBG_INT_DMA1_T20_DONE,
1463+ .ring_size = 256,
1464+ .ring_attr = HIF_TX_CMD,
1465+ .ring_info = "cmd to WA"
1466+ }
1467+};
1468+
1469+const struct hif_pci_rx_ring_desc mt7915_rx_ring_layout[] = {
1470+ {
1471+ .hw_int_mask = MT_DBG_EXT_WRAP_INT_DMA0_R0_DONE,
1472+ .ring_size = 1536,
1473+ .ring_attr = HIF_RX_DATA,
1474+ .ring_info = "band0 RX data"
1475+ },
1476+ {
1477+ .hw_int_mask = MT_DBG_EXT_WRAP_INT_DMA0_R1_DONE,
1478+ .ring_size = 1536,
1479+ .ring_attr = HIF_RX_DATA,
1480+ .ring_info = "band1 RX data"
1481+ },
1482+ {
1483+ .hw_int_mask = MT_DBG_INT_DMA1_R0_DONE,
1484+ .ring_size = 512,
1485+ .ring_attr = HIF_RX_EVENT,
1486+ .ring_info = "event from WM"
1487+ },
1488+ {
1489+ .hw_int_mask = MT_DBG_INT_DMA1_R1_DONE,
1490+ .ring_size = 1024,
1491+ .ring_attr = HIF_RX_EVENT,
1492+ .ring_info = "event from WA band0"
1493+ },
1494+ {
1495+ .hw_int_mask = MT_DBG_INT_DMA1_R2_DONE,
1496+ .ring_size = 512,
1497+ .ring_attr = HIF_RX_EVENT,
1498+ .ring_info = "event from WA band1"
1499+ }
1500+};
1501+
1502+const struct hif_pci_tx_ring_desc mt7986_tx_ring_layout[] = {
1503+ {
1504+ .hw_int_mask = MT_DBG_INT_DMA0_T16_DONE,
1505+ .ring_size = 128,
1506+ .ring_attr = HIF_TX_FWDL,
1507+ .ring_info = "FWDL"
1508+ },
1509+ {
1510+ .hw_int_mask = MT_DBG_INT_DMA0_T17_DONE,
1511+ .ring_size = 256,
1512+ .ring_attr = HIF_TX_CMD_WM,
1513+ .ring_info = "cmd to WM"
1514+ },
1515+ {
1516+ .hw_int_mask = MT_DBG_INT_DMA0_T18_DONE,
1517+ .ring_size = 2048,
1518+ .ring_attr = HIF_TX_DATA,
1519+ .ring_info = "band0 TXD"
1520+ },
1521+ {
1522+ .hw_int_mask = MT_DBG_INT_DMA0_T19_DONE,
1523+ .ring_size = 2048,
1524+ .ring_attr = HIF_TX_DATA,
1525+ .ring_info = "band1 TXD"
1526+ },
1527+ {
1528+ .hw_int_mask = MT_DBG_INT_DMA0_T20_DONE,
1529+ .ring_size = 256,
1530+ .ring_attr = HIF_TX_CMD,
1531+ .ring_info = "cmd to WA"
1532+ }
1533+};
1534+
1535+const struct hif_pci_rx_ring_desc mt7986_rx_ring_layout[] = {
1536+ {
1537+ .hw_int_mask = MT_DBG_INT_DMA0_R4_DONE,
1538+ .ring_size = 1536,
1539+ .ring_attr = HIF_RX_DATA,
1540+ .ring_info = "band0 RX data"
1541+ },
1542+ {
1543+ .hw_int_mask = MT_DBG_INT_DMA0_R5_DONE,
1544+ .ring_size = 1536,
1545+ .ring_attr = HIF_RX_DATA,
1546+ .ring_info = "band1 RX data"
1547+ },
1548+ {
1549+ .hw_int_mask = MT_DBG_INT_DMA0_R0_DONE,
1550+ .ring_size = 512,
1551+ .ring_attr = HIF_RX_EVENT,
1552+ .ring_info = "event from WM"
1553+ },
1554+ {
1555+ .hw_int_mask = MT_DBG_INT_DMA0_R1_DONE,
1556+ .ring_size = 512,
1557+ .ring_attr = HIF_RX_EVENT,
1558+ .ring_info = "event from WA"
1559+ },
1560+ {
1561+ .hw_int_mask = MT_DBG_INT_DMA0_R2_DONE,
1562+ .ring_size = 1024,
1563+ .ring_attr = HIF_RX_EVENT,
1564+ .ring_info = "STS WA band0"
1565+ },
1566+ {
1567+ .hw_int_mask = MT_DBG_INT_DMA0_R3_DONE,
1568+ .ring_size = 512,
1569+ .ring_attr = HIF_RX_EVENT,
1570+ .ring_info = "STS WA band1"
1571+ },
1572+};
1573+
1574+/* mibinfo related CRs. */
1575+#define BN0_WF_MIB_TOP_BASE 0x820ed000
1576+#define BN1_WF_MIB_TOP_BASE 0x820fd000
1577+
1578+#define BN0_WF_MIB_TOP_BTOCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x400) // D400
1579+#define BN0_WF_MIB_TOP_BTBCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x428) // D428
1580+#define BN0_WF_MIB_TOP_BTDCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x4F0) // D4F0
1581+
1582+#define BN0_WF_MIB_TOP_BSDR0_ADDR (BN0_WF_MIB_TOP_BASE + 0x688) // D688
1583+#define BN0_WF_MIB_TOP_BSDR1_ADDR (BN0_WF_MIB_TOP_BASE + 0x690) // D690
1584+
1585+#define BN0_WF_MIB_TOP_BSDR2_ADDR (BN0_WF_MIB_TOP_BASE + 0x518) // D518
1586+#define BN0_WF_MIB_TOP_BSDR3_ADDR (BN0_WF_MIB_TOP_BASE + 0x520) // D520
1587+#define BN0_WF_MIB_TOP_BSDR4_ADDR (BN0_WF_MIB_TOP_BASE + 0x528) // D528
1588+#define BN0_WF_MIB_TOP_BSDR5_ADDR (BN0_WF_MIB_TOP_BASE + 0x530) // D530
1589+#define BN0_WF_MIB_TOP_BSDR6_ADDR (BN0_WF_MIB_TOP_BASE + 0x538) // D538
1590+
1591+#define BN0_WF_MIB_TOP_BROCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x5B8) // D5B8
1592+#define BN0_WF_MIB_TOP_BRBCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x5E0) // D5E0
1593+#define BN0_WF_MIB_TOP_BRDCR_ADDR (BN0_WF_MIB_TOP_BASE + 0x630) // D630
1594+
1595+#define BN0_WF_MIB_TOP_M0SDR0_BEACONTXCOUNT_MASK 0x0000FFFF // BEACONTXCOUNT[15..0]
1596+
1597+#define BN0_WF_MIB_TOP_M0SDR4_RX_FIFO_FULL_COUNT_MASK 0x0000FFFF // RX_FIFO_FULL_COUNT[15..0]
1598+
1599+#define BN0_WF_MIB_TOP_M0SDR5_RX_MPDU_COUNT_MASK 0xFFFFFFFF // RX_MPDU_COUNT[31..0]
1600+
1601+#define BN0_WF_MIB_TOP_M0SDR6_CHANNEL_IDLE_COUNT_MASK 0x0000FFFF // CHANNEL_IDLE_COUNT[15..0]
1602+
1603+#define BN1_WF_MIB_TOP_BTOCR_ADDR (BN1_WF_MIB_TOP_BASE + 0x400) // D400
1604+
1605+#define BN0_WF_MIB_TOP_M0SDR7_VEC_MISS_COUNT_MASK 0x0000FFFF // VEC_MISS_COUNT[15..0]
1606+#define BN0_WF_MIB_TOP_M0SDR8_DELIMITER_FAIL_COUNT_MASK 0x0000FFFF // DELIMITER_FAIL_COUNT[15..0]
1607+#define BN0_WF_MIB_TOP_M0SDR9_CCA_NAV_TX_TIME_MASK 0x00FFFFFF // CCA_NAV_TX_TIME[23..0]
1608+
1609+#define BN0_WF_MIB_TOP_M0SDR11_RX_LEN_MISMATCH_MASK 0x0000FFFF // RX_LEN_MISMATCH[15..0]
1610+
1611+#define BN0_WF_MIB_TOP_M0SDR16_P_CCA_TIME_MASK 0x00FFFFFF // P_CCA_TIME[23..0]
1612+#define BN0_WF_MIB_TOP_M0SDR17_S_CCA_TIME_MASK 0x00FFFFFF // S_CCA_TIME[23..0]
1613+#define BN0_WF_MIB_TOP_M0SDR18_P_ED_TIME_MASK 0x00FFFFFF // P_ED_TIME[23..0]
1614+#define BN0_WF_MIB_TOP_M0SDR19_CCK_MDRDY_TIME_MASK 0x00FFFFFF // CCK_MDRDY_TIME[23..0]
1615+#define BN0_WF_MIB_TOP_M0SDR20_OFDM_LG_MIXED_VHT_MDRDY_TIME_MASK 0x00FFFFFF // OFDM_LG_MIXED_VHT_MDRDY_TIME[23..0]
1616+#define BN0_WF_MIB_TOP_M0SDR21_OFDM_GREEN_MDRDY_TIME_MASK 0x00FFFFFF // OFDM_GREEN_MDRDY_TIME[23..0]
1617+
1618+#define BN0_WF_MIB_TOP_M0SDR22_ADDR (BN0_WF_MIB_TOP_BASE + 0x60) // D060
1619+#define BN0_WF_MIB_TOP_M0SDR23_ADDR (BN0_WF_MIB_TOP_BASE + 0x64) // D064
1620+
1621+#define BN0_WF_MIB_TOP_M0SDR34_MUBF_TX_COUNT_MASK 0x0000FFFF // MUBF_TX_COUNT[15..0]
1622+
1623+#define BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_MASK 0xFFFF0000 // TX_40MHZ_CNT[31..16]
1624+#define BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_SHFT 16
1625+#define BN0_WF_MIB_TOP_M0DR0_TX_20MHZ_CNT_MASK 0x0000FFFF // TX_20MHZ_CNT[15..0]
1626+#define BN0_WF_MIB_TOP_M0DR0_TX_20MHZ_CNT_SHFT 0
1627+
1628+#define BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_MASK 0xFFFF0000 // TX_160MHZ_CNT[31..16]
1629+#define BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_SHFT 16
1630+#define BN0_WF_MIB_TOP_M0DR1_TX_80MHZ_CNT_MASK 0x0000FFFF // TX_80MHZ_CNT[15..0]
1631+#define BN0_WF_MIB_TOP_M0DR1_TX_80MHZ_CNT_SHFT 0
1632+
1633+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_MASK 0xFFFF0000 // TX_DDLMT_RNG2_CNT[31..16]
1634+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_SHFT 16
1635+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG1_CNT_MASK 0x0000FFFF // TX_DDLMT_RNG1_CNT[15..0]
1636+#define BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG1_CNT_SHFT 0
1637+
1638+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_MASK 0xFFFF0000 // TX_DDLMT_RNG4_CNT[31..16]
1639+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_SHFT 16
1640+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG3_CNT_MASK 0x0000FFFF // TX_DDLMT_RNG3_CNT[15..0]
1641+#define BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG3_CNT_SHFT 0
1642+
1643+#define BN0_WF_MIB_TOP_M0DR10_MU_FAIL_PPDU_CNT_MASK 0x0000FFFF // MU_FAIL_PPDU_CNT[15..0]
1644+
1645+#define BN0_WF_MIB_TOP_M0B0SDR0_ADDR (BN0_WF_MIB_TOP_BASE + 0x100) // D100
1646+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_MASK 0xFFFF0000 // RTSRETRYCOUNT[31..16]
1647+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_SHFT 16
1648+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSTXCOUNT_MASK 0x0000FFFF // RTSTXCOUNT[15..0]
1649+#define BN0_WF_MIB_TOP_M0B0SDR0_RTSTXCOUNT_SHFT 0
1650+#define BN0_WF_MIB_TOP_M0B0SDR1_ADDR (BN0_WF_MIB_TOP_BASE + 0x104) // D104
1651+#define BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_MASK 0xFFFF0000 // ACKFAILCOUNT[31..16]
1652+#define BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_SHFT 16
1653+#define BN0_WF_MIB_TOP_M0B0SDR1_BAMISSCOUNT_MASK 0x0000FFFF // BAMISSCOUNT[15..0]
1654+#define BN0_WF_MIB_TOP_M0B0SDR1_BAMISSCOUNT_SHFT 0
1655+#define BN0_WF_MIB_TOP_M0B0SDR2_ADDR (BN0_WF_MIB_TOP_BASE + 0x108) // D108
1656+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_MASK 0xFFFF0000 // FRAMERETRY2COUNT[31..16]
1657+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_SHFT 16
1658+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRYCOUNT_MASK 0x0000FFFF // FRAMERETRYCOUNT[15..0]
1659+#define BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRYCOUNT_SHFT 0
1660+#define BN0_WF_MIB_TOP_M0B0SDR3_ADDR (BN0_WF_MIB_TOP_BASE + 0x10C) // D10C
1661+#define BN0_WF_MIB_TOP_M0B0SDR3_FRAMERETRY3COUNT_MASK 0x0000FFFF // FRAMERETRY3COUNT[15..0]
1662+#define BN0_WF_MIB_TOP_M0B0SDR3_FRAMERETRY3COUNT_SHFT 0
1663+#define BN0_WF_MIB_TOP_M0DR12_TX_DDLMT_RNG0_CNT_MASK 0x0000FFFF // TX_DDLMT_RNG0_CNT[15..0]
1664+
1665+
1666+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_MASK 0xFFFF0000 // TX_OK_COUNT2np1[31..16]
1667+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_SHFT 16
1668+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_MASK 0x0000FFFF // TX_OK_COUNT2n[15..0]
1669+#define BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_SHFT 0
1670+
1671+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_MASK 0xFFFF0000 // TX_DATA_COUNT2np1[31..16]
1672+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_SHFT 16
1673+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_MASK 0x0000FFFF // TX_DATA_COUNT2n[15..0]
1674+#define BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_SHFT 0
1675+
1676+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_MASK 0xFFFF0000 // RX_OK_COUNT2np1[31..16]
1677+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_SHFT 16
1678+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_MASK 0x0000FFFF // RX_OK_COUNT2n[15..0]
1679+#define BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_SHFT 0
1680+
1681+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_MASK 0xFFFF0000 // RX_DATA_COUNT2np1[31..16]
1682+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_SHFT 16
1683+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_MASK 0x0000FFFF // RX_DATA_COUNT2n[15..0]
1684+#define BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_SHFT 0
1685+
1686+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_MASK 0xFFFF0000 // RTSTXCOUNT2np1[31..16]
1687+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_SHFT 16
1688+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_MASK 0x0000FFFF // RTSTXCOUNT2n[15..0]
1689+#define BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_SHFT 0
1690+
1691+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_MASK 0xFFFF0000 // RTSRETRYCOUNT2np1[31..16]
1692+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_SHFT 16
1693+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_MASK 0x0000FFFF // RTSRETRYCOUNT2n[15..0]
1694+#define BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_SHFT 0
1695+
1696+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_MASK 0xFFFF0000 // BAMISSCOUNT2np1[31..16]
1697+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_SHFT 16
1698+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_MASK 0x0000FFFF // BAMISSCOUNT2n[15..0]
1699+#define BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_SHFT 0
1700+
1701+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_MASK 0xFFFF0000 // ACKFAILCOUNT2np1[31..16]
1702+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_SHFT 16
1703+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_MASK 0x0000FFFF // ACKFAILCOUNT2n[15..0]
1704+#define BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_SHFT 0
1705+
1706+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_MASK 0xFFFF0000 // FRAMERETRYCOUNT2np1[31..16]
1707+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_SHFT 16
1708+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_MASK 0x0000FFFF // FRAMERETRYCOUNT2n[15..0]
1709+#define BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_SHFT 0
1710+
1711+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_MASK 0xFFFF0000 // FRAMERETRY2COUNT2np1[31..16]
1712+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_SHFT 16
1713+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_MASK 0x0000FFFF // FRAMERETRY2COUNT2n[15..0]
1714+#define BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_SHFT 0
1715+
1716+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_MASK 0xFFFF0000 // FRAMERETRY3COUNT2np1[31..16]
1717+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_SHFT 16
1718+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_MASK 0x0000FFFF // FRAMERETRY3COUNT2n[15..0]
1719+#define BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_SHFT 0
1720+/* TXD */
1721+
1722+#define MT_TXD1_ETYP BIT(15)
1723+#define MT_TXD1_VLAN BIT(14)
1724+#define MT_TXD1_RMVL BIT(13)
1725+#define MT_TXD1_AMS BIT(13)
1726+#define MT_TXD1_EOSP BIT(12)
1727+#define MT_TXD1_MRD BIT(11)
1728+
1729+#define MT_TXD7_CTXD BIT(26)
1730+#define MT_TXD7_CTXD_CNT GENMASK(25, 23)
1731+#define MT_TXD7_TAT GENMASK(9, 0)
1732+
1733+#endif
1734+#endif
1735diff --git a/mt7915/mtk_debugfs.c b/mt7915/mtk_debugfs.c
1736new file mode 100644
developer68e1eb22022-05-09 17:02:12 +08001737index 00000000..ccaaea78
developere2cc0fa2022-03-29 17:31:03 +08001738--- /dev/null
1739+++ b/mt7915/mtk_debugfs.c
developer68e1eb22022-05-09 17:02:12 +08001740@@ -0,0 +1,2921 @@
developere2cc0fa2022-03-29 17:31:03 +08001741+#include<linux/inet.h>
1742+#include "mt7915.h"
1743+#include "mt7915_debug.h"
1744+#include "mac.h"
1745+#include "mcu.h"
1746+
1747+#ifdef MTK_DEBUG
1748+#define LWTBL_IDX2BASE_ID GENMASK(14, 8)
1749+#define LWTBL_IDX2BASE_DW GENMASK(7, 2)
1750+#define LWTBL_IDX2BASE(_id, _dw) (MT_DBG_WTBL_BASE | \
1751+ FIELD_PREP(LWTBL_IDX2BASE_ID, _id) | \
1752+ FIELD_PREP(LWTBL_IDX2BASE_DW, _dw))
1753+
1754+#define UWTBL_IDX2BASE_ID GENMASK(12, 6)
1755+#define UWTBL_IDX2BASE_DW GENMASK(5, 2)
1756+#define UWTBL_IDX2BASE(_id, _dw) (MT_DBG_UWTBL_TOP_BASE | 0x2000 | \
1757+ FIELD_PREP(UWTBL_IDX2BASE_ID, _id) | \
1758+ FIELD_PREP(UWTBL_IDX2BASE_DW, _dw))
1759+
1760+#define KEYTBL_IDX2BASE_KEY GENMASK(12, 6)
1761+#define KEYTBL_IDX2BASE_DW GENMASK(5, 2)
1762+#define KEYTBL_IDX2BASE(_key, _dw) (MT_DBG_UWTBL_TOP_BASE | 0x2000 | \
1763+ FIELD_PREP(KEYTBL_IDX2BASE_KEY, _key) | \
1764+ FIELD_PREP(KEYTBL_IDX2BASE_DW, _dw))
1765+
1766+enum mt7915_wtbl_type {
1767+ WTBL_TYPE_LMAC, /* WTBL in LMAC */
1768+ WTBL_TYPE_UMAC, /* WTBL in UMAC */
1769+ WTBL_TYPE_KEY, /* Key Table */
1770+ MAX_NUM_WTBL_TYPE
1771+};
1772+
1773+static int mt7915_wtbl_read_raw(struct mt7915_dev *dev, u16 idx,
1774+ enum mt7915_wtbl_type type, u16 start_dw,
1775+ u16 len, void *buf)
1776+{
1777+ u32 *dest_cpy = (u32 *)buf;
1778+ u32 size_dw = len;
1779+ u32 src = 0;
1780+
1781+ if (!buf)
1782+ return 0xFF;
1783+
1784+ if (type == WTBL_TYPE_LMAC) {
1785+ mt76_wr(dev, MT_DBG_WTBLON_TOP_WDUCR,
1786+ FIELD_PREP(MT_DBG_WTBLON_TOP_WDUCR_GROUP, (idx >> 7)));
1787+ src = LWTBL_IDX2BASE(idx, start_dw);
1788+ } else if (type == WTBL_TYPE_UMAC) {
1789+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1790+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1791+ src = UWTBL_IDX2BASE(idx, start_dw);
1792+ } else if (type == WTBL_TYPE_KEY) {
1793+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1794+ MT_UWTBL_TOP_WDUCR_TARGET |
1795+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1796+ src = KEYTBL_IDX2BASE(idx, start_dw);
1797+ }
1798+
1799+ while (size_dw--) {
1800+ *dest_cpy++ = mt76_rr(dev, src);
1801+ src += 4;
1802+ };
1803+
1804+ return 0;
1805+}
1806+
1807+static int mt7915_wtbl_write_raw(struct mt7915_dev *dev, u16 idx,
1808+ enum mt7915_wtbl_type type, u16 start_dw,
1809+ u32 val)
1810+{
1811+ u32 addr = 0;
1812+
1813+ if (type == WTBL_TYPE_LMAC) {
1814+ mt76_wr(dev, MT_DBG_WTBLON_TOP_WDUCR,
1815+ FIELD_PREP(MT_WTBLON_TOP_WDUCR_GROUP, (idx >> 7)));
1816+ addr = LWTBL_IDX2BASE(idx, start_dw);
1817+ } else if (type == WTBL_TYPE_UMAC) {
1818+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1819+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1820+ addr = UWTBL_IDX2BASE(idx, start_dw);
1821+ } else if (type == WTBL_TYPE_KEY) {
1822+ mt76_wr(dev, MT_DBG_UWTBL_TOP_WDUCR,
1823+ MT_UWTBL_TOP_WDUCR_TARGET |
1824+ FIELD_PREP(MT_UWTBL_TOP_WDUCR_GROUP, (idx >> 7)));
1825+ addr = KEYTBL_IDX2BASE(idx, start_dw);
1826+ }
1827+
1828+ mt76_wr(dev, addr, val);
1829+
1830+ return 0;
1831+}
1832+
1833+void mt7915_packet_log_to_host(struct mt7915_dev *dev, const void *data, int len, int type, int des_len)
1834+{
1835+ struct bin_debug_hdr *hdr;
1836+ char *buf;
1837+
1838+ if (len > 1500 - sizeof(*hdr))
1839+ len = 1500 - sizeof(*hdr);
1840+
1841+ buf = kzalloc(sizeof(*hdr) + len, GFP_KERNEL);
1842+ if (!buf)
1843+ return;
1844+
1845+ hdr = (struct bin_debug_hdr *)buf;
1846+ hdr->magic_num = cpu_to_le32(PKT_BIN_DEBUG_MAGIC);
1847+ hdr->serial_id = cpu_to_le16(dev->dbg.fwlog_seq++);
1848+ hdr->msg_type = cpu_to_le16(type);
1849+ hdr->len = cpu_to_le16(len);
1850+ hdr->des_len = cpu_to_le16(des_len);
1851+
1852+ memcpy(buf + sizeof(*hdr), data, len);
1853+
1854+ mt7915_debugfs_rx_log(dev, buf, sizeof(*hdr) + len);
1855+}
1856+
1857+static int
1858+mt7915_fw_debug_module_set(void *data, u64 module)
1859+{
1860+ struct mt7915_dev *dev = data;
1861+
1862+ dev->dbg.fw_dbg_module = module;
1863+ return 0;
1864+}
1865+
1866+static int
1867+mt7915_fw_debug_module_get(void *data, u64 *module)
1868+{
1869+ struct mt7915_dev *dev = data;
1870+
1871+ *module = dev->dbg.fw_dbg_module;
1872+ return 0;
1873+}
1874+
1875+DEFINE_DEBUGFS_ATTRIBUTE(fops_fw_debug_module, mt7915_fw_debug_module_get,
1876+ mt7915_fw_debug_module_set, "%lld\n");
1877+
1878+static int
1879+mt7915_fw_debug_level_set(void *data, u64 level)
1880+{
1881+ struct mt7915_dev *dev = data;
1882+
1883+ dev->dbg.fw_dbg_lv = level;
1884+ mt7915_mcu_fw_dbg_ctrl(dev, dev->dbg.fw_dbg_module, dev->dbg.fw_dbg_lv);
1885+ return 0;
1886+}
1887+
1888+static int
1889+mt7915_fw_debug_level_get(void *data, u64 *level)
1890+{
1891+ struct mt7915_dev *dev = data;
1892+
1893+ *level = dev->dbg.fw_dbg_lv;
1894+ return 0;
1895+}
1896+
1897+DEFINE_DEBUGFS_ATTRIBUTE(fops_fw_debug_level, mt7915_fw_debug_level_get,
1898+ mt7915_fw_debug_level_set, "%lld\n");
1899+
1900+#define MAX_TX_MODE 12
1901+static char *HW_TX_MODE_STR[] = {"CCK", "OFDM", "HT-Mix", "HT-GF", "VHT",
1902+ "N/A", "N/A", "N/A", "HE_SU", "HE_EXT_SU",
1903+ "HE_TRIG", "HE_MU", "N/A"};
1904+static char *HW_TX_RATE_CCK_STR[] = {"1M", "2Mlong", "5.5Mlong", "11Mlong",
1905+ "N/A", "2Mshort", "5.5Mshort", "11Mshort",
1906+ "N/A"};
1907+static char *HW_TX_RATE_OFDM_STR[] = {"6M", "9M", "12M", "18M", "24M", "36M",
1908+ "48M", "54M", "N/A"};
1909+static char *fcap_str[] = {"20MHz", "20/40MHz", "20/40/80MHz",
1910+ "20/40/80/160/80+80MHz"};
1911+
1912+static char *hw_rate_ofdm_str(u16 ofdm_idx)
1913+{
1914+ switch (ofdm_idx) {
1915+ case 11: /* 6M */
1916+ return HW_TX_RATE_OFDM_STR[0];
1917+
1918+ case 15: /* 9M */
1919+ return HW_TX_RATE_OFDM_STR[1];
1920+
1921+ case 10: /* 12M */
1922+ return HW_TX_RATE_OFDM_STR[2];
1923+
1924+ case 14: /* 18M */
1925+ return HW_TX_RATE_OFDM_STR[3];
1926+
1927+ case 9: /* 24M */
1928+ return HW_TX_RATE_OFDM_STR[4];
1929+
1930+ case 13: /* 36M */
1931+ return HW_TX_RATE_OFDM_STR[5];
1932+
1933+ case 8: /* 48M */
1934+ return HW_TX_RATE_OFDM_STR[6];
1935+
1936+ case 12: /* 54M */
1937+ return HW_TX_RATE_OFDM_STR[7];
1938+
1939+ default:
1940+ return HW_TX_RATE_OFDM_STR[8];
1941+ }
1942+}
1943+
1944+static char *hw_rate_str(u8 mode, u16 rate_idx)
1945+{
1946+ if (mode == 0)
1947+ return rate_idx < 8 ? HW_TX_RATE_CCK_STR[rate_idx] : HW_TX_RATE_CCK_STR[8];
1948+ else if (mode == 1)
1949+ return hw_rate_ofdm_str(rate_idx);
1950+ else
1951+ return "MCS";
1952+}
1953+
1954+static void parse_rate(struct seq_file *s, u16 rate_idx, u16 txrate)
1955+{
1956+ u16 txmode, mcs, nss, stbc;
1957+
1958+ txmode = FIELD_GET(GENMASK(9, 6), txrate);
1959+ mcs = FIELD_GET(GENMASK(5, 0), txrate);
1960+ nss = FIELD_GET(GENMASK(12, 10), txrate);
1961+ stbc = FIELD_GET(BIT(13), txrate);
1962+
1963+ seq_printf(s, "\tRate%d(0x%x):TxMode=%d(%s), TxRate=%d(%s), Nsts=%d, STBC=%d\n",
1964+ rate_idx + 1, txrate,
1965+ txmode, (txmode < MAX_TX_MODE ? HW_TX_MODE_STR[txmode] : HW_TX_MODE_STR[MAX_TX_MODE]),
1966+ mcs, hw_rate_str(txmode, mcs), nss, stbc);
1967+}
1968+
1969+#define LWTBL_LEN_IN_DW 32
1970+#define UWTBL_LEN_IN_DW 8
1971+#define ONE_KEY_ENTRY_LEN_IN_DW 8
developer68e1eb22022-05-09 17:02:12 +08001972+static int mt7915_sta_info(struct seq_file *s, void *data)
1973+{
1974+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
1975+ u8 lwtbl[LWTBL_LEN_IN_DW*4] = {0};
1976+ u16 i = 0;
1977+
1978+ for (i=0; i < mt7915_wtbl_size(dev); i++) {
1979+ mt7915_wtbl_read_raw(dev, i, WTBL_TYPE_LMAC, 0,
1980+ LWTBL_LEN_IN_DW, lwtbl);
1981+ if (lwtbl[4] || lwtbl[5] || lwtbl[6] || lwtbl[7] || lwtbl[0] || lwtbl[1])
1982+ seq_printf(s, "wcid:%d\tAddr: %02x:%02x:%02x:%02x:%02x:%02x\n",
1983+ i, lwtbl[4], lwtbl[5], lwtbl[6], lwtbl[7], lwtbl[0], lwtbl[1]);
1984+ }
1985+
1986+ return 0;
1987+}
1988+
developere2cc0fa2022-03-29 17:31:03 +08001989+static int mt7915_wtbl_read(struct seq_file *s, void *data)
1990+{
1991+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
1992+ u8 lwtbl[LWTBL_LEN_IN_DW*4] = {0};
1993+ int x;
1994+ u32 *addr = 0;
1995+ u32 dw_value = 0;
1996+
1997+ mt7915_wtbl_read_raw(dev, dev->wlan_idx, WTBL_TYPE_LMAC, 0,
1998+ LWTBL_LEN_IN_DW, lwtbl);
1999+ seq_printf(s, "Dump WTBL info of WLAN_IDX:%d\n", dev->wlan_idx);
2000+ seq_printf(s, "LMAC WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
2001+ MT_DBG_WTBLON_TOP_WDUCR,
2002+ mt76_rr(dev, MT_DBG_WTBLON_TOP_WDUCR),
2003+ LWTBL_IDX2BASE(dev->wlan_idx, 0));
2004+ for (x = 0; x < LWTBL_LEN_IN_DW; x++) {
2005+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2006+ x,
2007+ lwtbl[x * 4 + 3],
2008+ lwtbl[x * 4 + 2],
2009+ lwtbl[x * 4 + 1],
2010+ lwtbl[x * 4]);
2011+ }
2012+
2013+ seq_printf(s, "\n\tAddr: %02x:%02x:%02x:%02x:%02x:%02x(D0[B0~15], D1[B0~31])\n",
2014+ lwtbl[4], lwtbl[5], lwtbl[6], lwtbl[7], lwtbl[0], lwtbl[1]);
2015+
2016+ // DW0, DW1
2017+ seq_printf(s, "LWTBL DW 0/1\n\t");
2018+ addr = (u32 *)&(lwtbl[0]);
2019+ dw_value = *addr;
2020+ seq_printf(s, "MUAR_IDX:%lu/ ", FIELD_GET(GENMASK(21, 16), dw_value));
2021+ seq_printf(s, "RCA1:%ld/ ", FIELD_GET(BIT(22), dw_value));
2022+ seq_printf(s, "KID:%lu/ ", FIELD_GET(GENMASK(24, 23), dw_value));
2023+ seq_printf(s, "RCID:%ld/ ", FIELD_GET(BIT(25), dw_value));
2024+ seq_printf(s, "FROM_DS:%ld\n\t", FIELD_GET(BIT(26), dw_value));
2025+ seq_printf(s, "TO_DS:%ld/ ", FIELD_GET(BIT(27), dw_value));
2026+ seq_printf(s, "RV:%ld/ ", FIELD_GET(BIT(28), dw_value));
2027+ seq_printf(s, "RCA2:%ld/ ", FIELD_GET(BIT(29), dw_value));
2028+ seq_printf(s, "WPI_FLAG:%ld\n", FIELD_GET(BIT(30), dw_value));
2029+
2030+ // DW2
2031+ seq_printf(s, "LWTBL DW 2\n\t");
2032+ addr = (u32 *)&(lwtbl[2*4]);
2033+ dw_value = *addr;
2034+ seq_printf(s, "AID12:%lu/ ", FIELD_GET(GENMASK(11, 0), dw_value));
2035+ seq_printf(s, "SU:%ld/ ", FIELD_GET(BIT(12), dw_value));
2036+ seq_printf(s, "SPP_EN:%ld/ ", FIELD_GET(BIT(13), dw_value));
2037+ seq_printf(s, "WPI_EVEN:%ld\n\t",FIELD_GET(BIT(14), dw_value));
2038+ seq_printf(s, "CIPHER:%lu/ ", FIELD_GET(GENMASK(20, 16), dw_value));
2039+ seq_printf(s, "CIPHER_IGTK:%lu/ ",FIELD_GET(GENMASK(22, 21), dw_value));
2040+ seq_printf(s, "AAD_OM:%ld\n\t", FIELD_GET(BIT(15), dw_value));
2041+ seq_printf(s, "SW:%ld/ ", FIELD_GET(BIT(24), dw_value));
2042+ seq_printf(s, "UL:%ld/ ", FIELD_GET(BIT(25), dw_value));
2043+ seq_printf(s, "TX_POWER_SAVE:%ld\n\t", FIELD_GET(BIT(26), dw_value));
2044+ seq_printf(s, "QOS:%ld/ ", FIELD_GET(BIT(27), dw_value));
2045+ seq_printf(s, "HT:%ld/ ", FIELD_GET(BIT(28), dw_value));
2046+ seq_printf(s, "VHT:%ld/ ", FIELD_GET(BIT(29), dw_value));
2047+ seq_printf(s, "HE:%ld/ ", FIELD_GET(BIT(30), dw_value));
2048+ seq_printf(s, "MESH:%ld\n", FIELD_GET(BIT(31), dw_value));
2049+
2050+ // DW3
2051+ seq_printf(s, "LWTBL DW 3\n\t");
2052+ addr = (u32 *)&(lwtbl[3*4]);
2053+ dw_value = *addr;
2054+ seq_printf(s, "WMM_Q:%lu/ ", FIELD_GET(GENMASK(1, 0), dw_value));
2055+ seq_printf(s, "RXD_DUP_MODE:%lu\n\t", FIELD_GET(GENMASK(3, 2), dw_value));
2056+ seq_printf(s, "VLAN2ETH:%ld/ ", FIELD_GET(BIT(4), dw_value));
2057+ seq_printf(s, "BEAM_CHG:%ld/ ", FIELD_GET(BIT(5), dw_value));
2058+ seq_printf(s, "DIS_BA256:%ld\n\t", FIELD_GET(BIT(6), dw_value));
2059+ seq_printf(s, "PFMU_IDX:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2060+ seq_printf(s, "ULPF_IDX:%lu\n\t", FIELD_GET(GENMASK(23, 16), dw_value));
2061+ seq_printf(s, "RIBF:%ld/ ", FIELD_GET(BIT(24), dw_value));
2062+ seq_printf(s, "ULPF:%ld\n\t", FIELD_GET(BIT(25), dw_value));
2063+ seq_printf(s, "IGN_FBK:%ld/ ", FIELD_GET(BIT(26), dw_value));
2064+ seq_printf(s, "TBF:%ld/ ", FIELD_GET(BIT(29), dw_value));
2065+ seq_printf(s, "TBF_VHT:%ld/ ", FIELD_GET(BIT(30), dw_value));
2066+ seq_printf(s, "TBF_HE:%ld\n", FIELD_GET(BIT(31), dw_value));
2067+
2068+ // DW4
2069+ seq_printf(s, "LWTBL DW 4\n\t");
2070+ addr = (u32 *)&(lwtbl[4*4]);
2071+ dw_value = *addr;
2072+ seq_printf(s, "ANT_ID_STS0:%lu/ ", FIELD_GET(GENMASK(2, 0), dw_value));
2073+ seq_printf(s, "STS1:%lu/ ", FIELD_GET(GENMASK(5, 3), dw_value));
2074+ seq_printf(s, "STS2:%lu/ ", FIELD_GET(GENMASK(8, 6), dw_value));
2075+ seq_printf(s, "STS3:%lu\n\t", FIELD_GET(GENMASK(11, 9), dw_value));
2076+ seq_printf(s, "ANT_ID_STS4:%lu/ ", FIELD_GET(GENMASK(14, 12), dw_value));
2077+ seq_printf(s, "STS5:%lu/ ", FIELD_GET(GENMASK(17, 15), dw_value));
2078+ seq_printf(s, "STS6:%ld/ ", FIELD_GET(GENMASK(20, 18), dw_value));
2079+ seq_printf(s, "STS7:%lu\n\t", FIELD_GET(GENMASK(23, 21), dw_value));
2080+ seq_printf(s, "CASCAD:%ld/ ", FIELD_GET(BIT(24), dw_value));
2081+ seq_printf(s, "LDPC_HT:%ld/ ", FIELD_GET(BIT(25), dw_value));
2082+ seq_printf(s, "LDPC_VHT:%ld/ ", FIELD_GET(BIT(26), dw_value));
2083+ seq_printf(s, "LDPC_HE:%ld\n\t", FIELD_GET(BIT(27), dw_value));
2084+ seq_printf(s, "DIS_RHTR:%ld/ ", FIELD_GET(BIT(28), dw_value));
2085+ seq_printf(s, "ALL_ACK:%ld/ ", FIELD_GET(BIT(29), dw_value));
2086+ seq_printf(s, "DROP:%ld/ ", FIELD_GET(BIT(30), dw_value));
2087+ seq_printf(s, "ACK_EN:%ld\n", FIELD_GET(BIT(31), dw_value));
2088+
2089+ // DW5
2090+ seq_printf(s, "LWTBL DW 5\n\t");
2091+ addr = (u32 *)&(lwtbl[5*4]);
2092+ dw_value = *addr;
2093+ seq_printf(s, "AF:%lu/ ", FIELD_GET(GENMASK(2, 0), dw_value));
2094+ seq_printf(s, "AF_HE:%lu/ ", FIELD_GET(GENMASK(4, 3), dw_value));
2095+ seq_printf(s, "RTS:%ld/ ", FIELD_GET(BIT(5), dw_value));
2096+ seq_printf(s, "SMPS:%ld/ ", FIELD_GET(BIT(6), dw_value));
2097+ seq_printf(s, "DYN_BW:%ld\n\t", FIELD_GET(BIT(7), dw_value));
2098+ seq_printf(s, "MMSS:%lu/ ", FIELD_GET(GENMASK(10, 8), dw_value));
2099+ seq_printf(s, "USR:%ld/ ", FIELD_GET(BIT(11), dw_value));
2100+ seq_printf(s, "SR_RATE:%lu/ ", FIELD_GET(GENMASK(14, 12), dw_value));
2101+ seq_printf(s, "SR_ABORT:%ld\n\t", FIELD_GET(BIT(15), dw_value));
2102+ seq_printf(s, "TX_POWER_OFFSET:%lu/ ", FIELD_GET(GENMASK(21, 16), dw_value));
2103+ seq_printf(s, "WTBL_MPDU_SIZE:%lu\n\t", FIELD_GET(GENMASK(23, 22), dw_value));
2104+ seq_printf(s, "PE:%lu/ ", FIELD_GET(GENMASK(25, 24), dw_value));
2105+ seq_printf(s, "DOPPL:%ld/ ", FIELD_GET(BIT(26), dw_value));
2106+ seq_printf(s, "TXOP_PS_CAP:%ld/ ", FIELD_GET(BIT(27), dw_value));
2107+ seq_printf(s, "DONOT_UPDATE_I_PSM:%ld\n\t", FIELD_GET(BIT(28), dw_value));
2108+ seq_printf(s, "I_PSM:%ld/ ", FIELD_GET(BIT(29), dw_value));
2109+ seq_printf(s, "PSM:%ld/ ", FIELD_GET(BIT(30), dw_value));
2110+ seq_printf(s, "SKIP_TX:%ld\n", FIELD_GET(BIT(31), dw_value));
2111+
2112+ // DW6
2113+ seq_printf(s, "LWTBL DW 6\n\t");
2114+ seq_printf(s, "TID 0/1/2/3/4/5/6/7 BA_WIN_SIZE:");
2115+ addr = (u32 *)&(lwtbl[6*4]);
2116+ dw_value = *addr;
2117+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(3, 0), dw_value));
2118+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(7, 4), dw_value));
2119+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(11, 8), dw_value));
2120+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(15, 12), dw_value));
2121+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(19, 16), dw_value));
2122+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(23, 20), dw_value));
2123+ seq_printf(s, "%lu/ ", FIELD_GET(GENMASK(27, 24), dw_value));
2124+ seq_printf(s, "%lu\n", FIELD_GET(GENMASK(31, 28), dw_value));
2125+
2126+ // DW7
2127+ seq_printf(s, "LWTBL DW 7\n\t");
2128+ addr = (u32 *)&(lwtbl[7*4]);
2129+ dw_value = *addr;
2130+ seq_printf(s, "CBRN:%lu/ ", FIELD_GET(GENMASK(2, 0), dw_value));
2131+ seq_printf(s, "DBNSS_EN:%ld/ ", FIELD_GET(BIT(3), dw_value));
2132+ seq_printf(s, "BAF_EN:%ld/ ", FIELD_GET(BIT(4), dw_value));
2133+ seq_printf(s, "RDGBA:%ld\n\t", FIELD_GET(BIT(5), dw_value));
2134+ seq_printf(s, "RDG:%ld/ ", FIELD_GET(BIT(6), dw_value));
2135+ seq_printf(s, "SPE_IDX:%lu/ ", FIELD_GET(GENMASK(11, 7), dw_value));
2136+ seq_printf(s, "G2:%ld/ ", FIELD_GET(BIT(12), dw_value));
2137+ seq_printf(s, "G4:%ld/ ", FIELD_GET(BIT(13), dw_value));
2138+ seq_printf(s, "G8:%ld/ ", FIELD_GET(BIT(14), dw_value));
2139+ seq_printf(s, "G16:%ld\n\t", FIELD_GET(BIT(15), dw_value));
2140+ seq_printf(s, "G2_LTF:%lu/ ", FIELD_GET(GENMASK(17, 16), dw_value));
2141+ seq_printf(s, "G4_LTF:%lu/ ", FIELD_GET(GENMASK(19, 18), dw_value));
2142+ seq_printf(s, "G8_LTF:%lu/ ", FIELD_GET(GENMASK(21, 20), dw_value));
2143+ seq_printf(s, "G16_LTF:%lu\n\t", FIELD_GET(GENMASK(23, 22), dw_value));
2144+ seq_printf(s, "G2_HE:%lu/ ", FIELD_GET(GENMASK(25, 24), dw_value));
2145+ seq_printf(s, "G4_HE:%lu/ ", FIELD_GET(GENMASK(27, 27), dw_value));
2146+ seq_printf(s, "G8_HE:%lu/ ", FIELD_GET(GENMASK(29, 28), dw_value));
2147+ seq_printf(s, "G16_HE:%lu\n", FIELD_GET(GENMASK(31, 30), dw_value));
2148+
2149+ // DW8
2150+ seq_printf(s, "LWTBL DW 8\n\t");
2151+ addr = (u32 *)&(lwtbl[8*4]);
2152+ dw_value = *addr;
2153+ seq_printf(s, "FAIL_CNT_AC0:%lu/ ", FIELD_GET(GENMASK(4, 0), dw_value));
2154+ seq_printf(s, "AC1:%lu/ ", FIELD_GET(GENMASK(9, 5), dw_value));
2155+ seq_printf(s, "AC2:%lu/ ", FIELD_GET(GENMASK(14, 10), dw_value));
2156+ seq_printf(s, "AC3:%lu\n\t", FIELD_GET(GENMASK(19, 15), dw_value));
2157+ seq_printf(s, "PARTIAL_AID:%lu/ ", FIELD_GET(GENMASK(28, 20), dw_value));
2158+ seq_printf(s, "CHK_PER:%lu\n", FIELD_GET(BIT(31), dw_value));
2159+
2160+ // DW9
2161+ seq_printf(s, "LWTBL DW 9\n\t");
2162+ addr = (u32 *)&(lwtbl[9*4]);
2163+ dw_value = *addr;
2164+ seq_printf(s, "RX_AVG_MPDU:%lu/ ", FIELD_GET(GENMASK(13, 0), dw_value));
2165+ seq_printf(s, "PRITX_SW_MODE:%ld/ ", FIELD_GET(BIT(16), dw_value));
2166+ seq_printf(s, "PRITX_PLR:%ld\n\t", FIELD_GET(BIT(17), dw_value));
2167+ seq_printf(s, "PRITX_DCM:%ld/ ", FIELD_GET(BIT(18), dw_value));
2168+ seq_printf(s, "PRITX_ER160:%ld/ ", FIELD_GET(BIT(19), dw_value));
2169+ seq_printf(s, "PRITX_ERSU:%lu\n\t", FIELD_GET(BIT(20), dw_value));
2170+ seq_printf(s, "MPDU_FAIL_CNT:%lu/ ", FIELD_GET(GENMASK(25, 23), dw_value));
2171+ seq_printf(s, "MPDU_OK_CNT:%lu/ ", FIELD_GET(GENMASK(28, 26), dw_value));
2172+ seq_printf(s, "RATE_IDX:%lu\n\t", FIELD_GET(GENMASK(31, 29), dw_value));
2173+ seq_printf(s, "FCAP:%s\n", fcap_str[FIELD_GET(GENMASK(22, 21), dw_value)]);
2174+
2175+ // DW10
2176+ seq_printf(s, "LWTBL DW 10\n");
2177+ addr = (u32 *)&(lwtbl[10*4]);
2178+ dw_value = *addr;
2179+ parse_rate(s, 0, FIELD_GET(GENMASK(13, 0), dw_value));
2180+ parse_rate(s, 1, FIELD_GET(GENMASK(29, 16), dw_value));
2181+ // DW11
2182+ seq_printf(s, "LWTBL DW 11\n");
2183+ addr = (u32 *)&(lwtbl[11*4]);
2184+ dw_value = *addr;
2185+ parse_rate(s, 2, FIELD_GET(GENMASK(13, 0), dw_value));
2186+ parse_rate(s, 3, FIELD_GET(GENMASK(29, 16), dw_value));
2187+ // DW12
2188+ seq_printf(s, "LWTBL DW 12\n");
2189+ addr = (u32 *)&(lwtbl[12*4]);
2190+ dw_value = *addr;
2191+ parse_rate(s, 4, FIELD_GET(GENMASK(13, 0), dw_value));
2192+ parse_rate(s, 5, FIELD_GET(GENMASK(29, 16), dw_value));
2193+ // DW13
2194+ seq_printf(s, "LWTBL DW 13\n");
2195+ addr = (u32 *)&(lwtbl[13*4]);
2196+ dw_value = *addr;
2197+ parse_rate(s, 6, FIELD_GET(GENMASK(13, 0), dw_value));
2198+ parse_rate(s, 7, FIELD_GET(GENMASK(29, 16), dw_value));
2199+
2200+ //DW28
2201+ seq_printf(s, "LWTBL DW 28\n\t");
2202+ addr = (u32 *)&(lwtbl[28*4]);
2203+ dw_value = *addr;
2204+ seq_printf(s, "OM_INFO:%lu/ ", FIELD_GET(GENMASK(11, 0), dw_value));
2205+ seq_printf(s, "OM_RXD_DUP_MODE:%u\n\t", !!(dw_value & BIT(12)) );
2206+
2207+ //DW29
2208+ seq_printf(s, "LWTBL DW 29\n");
2209+ addr = (u32 *)&(lwtbl[29*4]);
2210+ dw_value = *addr;
2211+ seq_printf(s, "USER_RSSI:%lu/ ", FIELD_GET(GENMASK(8, 0), dw_value));
2212+ seq_printf(s, "USER_SNR:%lu/ ", FIELD_GET(GENMASK(14, 9), dw_value));
2213+ seq_printf(s, "RAPID_REACTION_RATE:%lu/ ", FIELD_GET(GENMASK(26, 16), dw_value));
2214+ seq_printf(s, "HT_AMSDU(Read Only):%u/ ", !!(dw_value & BIT(30)) );
2215+ seq_printf(s, "AMSDU_CROSS_LG(Read Only):%u\n\t ", !!(dw_value & BIT(31)));
2216+
2217+ //DW30
2218+ seq_printf(s, "LWTBL DW 30\n\t");
2219+ addr = (u32 *)&(lwtbl[30*4]);
2220+ dw_value = *addr;
2221+ seq_printf(s, "RCPI 0:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2222+ seq_printf(s, "RCPI 1:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2223+ seq_printf(s, "RCPI 2:%lu/ ", FIELD_GET(GENMASK(23, 16), dw_value));
2224+ seq_printf(s, "RCPI 3:%lu\n\t", FIELD_GET(GENMASK(31, 24), dw_value));
2225+
2226+ //DW31
2227+ seq_printf(s, "LWTBL DW 31\n\t");
2228+ addr = (u32 *)&(lwtbl[31*4]);
2229+ dw_value = *addr;
2230+ seq_printf(s, "RCPI 4:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2231+ seq_printf(s, "RCPI 5:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2232+ seq_printf(s, "RCPI 6:%lu/ ", FIELD_GET(GENMASK(23, 16), dw_value));
2233+ seq_printf(s, "RCPI 7:%lu\n\t", FIELD_GET(GENMASK(31, 24), dw_value));
2234+
2235+ return 0;
2236+}
2237+
2238+static int mt7915_uwtbl_read(struct seq_file *s, void *data)
2239+{
2240+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2241+ u8 uwtbl[UWTBL_LEN_IN_DW * 4] = {0};
2242+ u8 keytbl[ONE_KEY_ENTRY_LEN_IN_DW*4] = {0};
2243+ int x;
2244+ u32 *addr = 0;
2245+ u32 dw_value = 0;
2246+ u32 amsdu_len = 0;
2247+ u32 u2SN = 0;
2248+ u16 keyloc0, keyloc1;
2249+
2250+ mt7915_wtbl_read_raw(dev, dev->wlan_idx, WTBL_TYPE_UMAC, 0,
2251+ UWTBL_LEN_IN_DW, uwtbl);
2252+ seq_printf(s, "Dump WTBL info of WLAN_IDX:%d\n", dev->wlan_idx);
2253+ seq_printf(s, "UMAC WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
2254+ MT_DBG_WTBLON_TOP_WDUCR,
2255+ mt76_rr(dev, MT_DBG_WTBLON_TOP_WDUCR),
2256+ UWTBL_IDX2BASE(dev->wlan_idx, 0));
2257+ for (x = 0; x < UWTBL_LEN_IN_DW; x++) {
2258+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2259+ x,
2260+ uwtbl[x * 4 + 3],
2261+ uwtbl[x * 4 + 2],
2262+ uwtbl[x * 4 + 1],
2263+ uwtbl[x * 4]);
2264+ }
2265+
2266+ /* UMAC WTBL DW 0 */
2267+ seq_printf(s, "\nUWTBL PN\n\t");
2268+ addr = (u32 *)&(uwtbl[0]);
2269+ dw_value = *addr;
2270+ seq_printf(s, "PN0:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2271+ seq_printf(s, "PN1:%lu/ ", FIELD_GET(GENMASK(15, 8), dw_value));
2272+ seq_printf(s, "PN2:%lu\n\t", FIELD_GET(GENMASK(23, 16), dw_value));
2273+ seq_printf(s, "PN3:%lu/ ", FIELD_GET(GENMASK(31, 24), dw_value));
2274+
2275+ addr = (u32 *)&(uwtbl[1 * 4]);
2276+ dw_value = *addr;
2277+ seq_printf(s, "PN4:%lu/ ", FIELD_GET(GENMASK(7, 0), dw_value));
2278+ seq_printf(s, "PN5:%lu\n", FIELD_GET(GENMASK(15, 8), dw_value));
2279+
2280+ /* UMAC WTBL DW SN part */
2281+ seq_printf(s, "\nUWTBL SN\n");
2282+ addr = (u32 *)&(uwtbl[2 * 4]);
2283+ dw_value = *addr;
2284+ seq_printf(s, "TID0_AC0_SN:%lu\n", FIELD_GET(GENMASK(11, 0), dw_value));
2285+ seq_printf(s, "TID1_AC1_SN:%lu\n", FIELD_GET(GENMASK(23, 12), dw_value));
2286+
2287+ u2SN = FIELD_GET(GENMASK(31, 24), dw_value);
2288+ addr = (u32 *)&(uwtbl[3 * 4]);
2289+ dw_value = *addr;
2290+ u2SN |= FIELD_GET(GENMASK(3, 0), dw_value);
2291+ seq_printf(s, "TID2_AC2_SN:%u\n", u2SN);
2292+ seq_printf(s, "TID3_AC3_SN:%lu\n", FIELD_GET(GENMASK(15, 4), dw_value));
2293+ seq_printf(s, "TID4_SN:%lu\n", FIELD_GET(GENMASK(27, 16), dw_value));
2294+
2295+ u2SN = FIELD_GET(GENMASK(31, 28), dw_value);
2296+ addr = (u32 *)&(uwtbl[4 * 4]);
2297+ dw_value = *addr;
2298+ u2SN |= FIELD_GET(GENMASK(7, 0), dw_value);
2299+ seq_printf(s, "TID5_SN:%u\n", u2SN);
2300+ seq_printf(s, "TID6_SN:%lu\n", FIELD_GET(GENMASK(19, 8), dw_value));
2301+ seq_printf(s, "TID7_SN:%lu\n", FIELD_GET(GENMASK(31, 20), dw_value));
2302+
2303+ addr = (u32 *)&(uwtbl[1 * 4]);
2304+ dw_value = *addr;
2305+ seq_printf(s, "COM_SN:%lu\n", FIELD_GET(GENMASK(27, 16), dw_value));
2306+
2307+ /* UMAC WTBL DW 0 */
2308+ seq_printf(s, "\nUWTBL others\n");
2309+
2310+ addr = (u32 *)&(uwtbl[5 * 4]);
2311+ dw_value = *addr;
2312+ keyloc0 = FIELD_GET(GENMASK(10, 0), dw_value);
2313+ keyloc1 = FIELD_GET(GENMASK(26, 16), dw_value);
2314+ seq_printf(s, "\tKey Loc 1/2:%lu/%lu\n",
2315+ FIELD_GET(GENMASK(10, 0), dw_value),
2316+ FIELD_GET(GENMASK(26, 16), dw_value));
2317+ seq_printf(s, "\tUWTBL_QOS:%lu\n", FIELD_GET(BIT(27), dw_value));
2318+ seq_printf(s, "\tUWTBL_HT_VHT_HE:%lu\n", FIELD_GET(BIT(28), dw_value));
2319+
2320+ addr = (u32 *)&(uwtbl[6*4]);
2321+ dw_value = *addr;
2322+ seq_printf(s, "\tHW AMSDU Enable:%lu\n", FIELD_GET(BIT(9), dw_value));
2323+
2324+ amsdu_len = FIELD_GET(GENMASK(5, 0), dw_value);
2325+ if (amsdu_len == 0)
2326+ seq_printf(s, "\tHW AMSDU Len:invalid (WTBL value=0x%x)\n", amsdu_len);
2327+ else if (amsdu_len == 1)
2328+ seq_printf(s, "\tHW AMSDU Len:%d~%d (WTBL value=0x%x)\n",
2329+ 1,
2330+ 255,
2331+ amsdu_len);
2332+ else
2333+ seq_printf(s, "\tHW AMSDU Len:%d~%d (WTBL value=0x%x)\n",
2334+ 256 * (amsdu_len - 1),
2335+ 256 * (amsdu_len - 1) + 255,
2336+ amsdu_len
2337+ );
2338+ seq_printf(s, "\tHW AMSDU Num:%lu (WTBL value=0x%lx)\n",
2339+ FIELD_GET(GENMASK(8, 6), dw_value) + 1,
2340+ FIELD_GET(GENMASK(8, 6), dw_value));
2341+
2342+ /* Parse KEY link */
2343+ seq_printf(s, "\n\tkeyloc0:%d\n", keyloc0);
2344+ if(keyloc0 != GENMASK(10, 0)) {
2345+ mt7915_wtbl_read_raw(dev, keyloc0, WTBL_TYPE_KEY,
2346+ 0, ONE_KEY_ENTRY_LEN_IN_DW, keytbl);
2347+ seq_printf(s, "KEY WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
2348+ MT_DBG_WTBLON_TOP_WDUCR,
2349+ mt76_rr(dev, MT_DBG_WTBLON_TOP_WDUCR),
2350+ KEYTBL_IDX2BASE(keyloc0, 0));
2351+
2352+ for (x = 0; x < ONE_KEY_ENTRY_LEN_IN_DW; x++) {
2353+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2354+ x,
2355+ keytbl[x * 4 + 3],
2356+ keytbl[x * 4 + 2],
2357+ keytbl[x * 4 + 1],
2358+ keytbl[x * 4]);
2359+ }
2360+ }
2361+
2362+ seq_printf(s, "\n\tkeyloc1:%d\n", keyloc1);
2363+ if(keyloc1 != GENMASK(26, 16)) {
2364+ mt7915_wtbl_read_raw(dev, keyloc1, WTBL_TYPE_KEY,
2365+ 0, ONE_KEY_ENTRY_LEN_IN_DW, keytbl);
2366+ seq_printf(s, "KEY WTBL Addr: group:0x%x=0x%x addr: 0x%lx\n",
2367+ MT_DBG_WTBLON_TOP_WDUCR,
2368+ mt76_rr(dev, MT_DBG_WTBLON_TOP_WDUCR),
2369+ KEYTBL_IDX2BASE(keyloc1, 0));
2370+
2371+ for (x = 0; x < ONE_KEY_ENTRY_LEN_IN_DW; x++) {
2372+ seq_printf(s, "DW%02d: %02x %02x %02x %02x\n",
2373+ x,
2374+ keytbl[x * 4 + 3],
2375+ keytbl[x * 4 + 2],
2376+ keytbl[x * 4 + 1],
2377+ keytbl[x * 4]);
2378+ }
2379+ }
2380+ return 0;
2381+}
2382+
2383+static void
2384+dump_dma_tx_ring_info(struct seq_file *s, struct mt7915_dev *dev, char *str, u32 ring_base)
2385+{
2386+ u32 base, cnt, cidx, didx, queue_cnt;
2387+
2388+ base= mt76_rr(dev, ring_base);
2389+ cnt = mt76_rr(dev, ring_base + 4);
2390+ cidx = mt76_rr(dev, ring_base + 8);
2391+ didx = mt76_rr(dev, ring_base + 12);
2392+ queue_cnt = (cidx >= didx) ? (cidx - didx) : (cidx - didx + cnt);
2393+
2394+ seq_printf(s, "%20s %10x %10x %10x %10x %10x\n", str, base, cnt, cidx, didx, queue_cnt);
2395+}
2396+
2397+static void
2398+dump_dma_rx_ring_info(struct seq_file *s, struct mt7915_dev *dev, char *str, u32 ring_base)
2399+{
2400+ u32 base, cnt, cidx, didx, queue_cnt;
2401+
2402+ base= mt76_rr(dev, ring_base);
2403+ cnt = mt76_rr(dev, ring_base + 4);
2404+ cidx = mt76_rr(dev, ring_base + 8);
2405+ didx = mt76_rr(dev, ring_base + 12);
2406+ queue_cnt = (didx > cidx) ? (didx - cidx - 1) : (didx - cidx + cnt - 1);
2407+
2408+ seq_printf(s, "%20s %10x %10x %10x %10x %10x\n", str, base, cnt, cidx, didx, queue_cnt);
2409+}
2410+
2411+static void
2412+mt7915_show_host_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2413+{
2414+ u32 sys_ctrl[10] = {};
2415+
2416+ /* HOST DMA */
2417+ sys_ctrl[0] = mt76_rr(dev, MT_DBG_INT_SOURCE_CSR);
2418+ sys_ctrl[1] = mt76_rr(dev, MT_DBG_INT_MASK_CSR);
2419+ sys_ctrl[2] = mt76_rr(dev, MT_DBG_WFDMA0_INT_SOURCE_CSR);
2420+ sys_ctrl[3] = mt76_rr(dev, MT_DBG_WFDMA0_INT_MASK_CSR);
2421+ sys_ctrl[4] = mt76_rr(dev, MT_DBG_WFDMA1_INT_SOURCE_CSR);
2422+ sys_ctrl[5] = mt76_rr(dev, MT_DBG_WFDMA1_INT_MASK_CSR);
2423+ sys_ctrl[6] = mt76_rr(dev, MT_DBG_WFDMA0_GLO_CFG);
2424+ sys_ctrl[7] = mt76_rr(dev, MT_DBG_WFDMA1_GLO_CFG);
2425+ seq_printf(s, "HOST_DMA Configuration\n");
2426+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2427+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2428+ seq_printf(s, "%10s %10x %10x\n",
2429+ "Merge", sys_ctrl[0], sys_ctrl[1]);
2430+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2431+ "DMA0", sys_ctrl[2], sys_ctrl[3], sys_ctrl[6],
2432+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_TX_DMA_EN, sys_ctrl[6]),
2433+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_RX_DMA_EN, sys_ctrl[6]),
2434+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_TX_BUSY_MASK, sys_ctrl[6]),
2435+ FIELD_GET(MT_DBG_WFDMA0_GLO_CFG_RX_BUSY_MASK, sys_ctrl[6]));
2436+
2437+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2438+ "DMA1", sys_ctrl[4], sys_ctrl[5], sys_ctrl[7],
2439+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_TX_DMA_EN, sys_ctrl[7]),
2440+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_RX_DMA_EN, sys_ctrl[7]),
2441+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_TX_BUSY_MASK, sys_ctrl[7]),
2442+ FIELD_GET(MT_DBG_WFDMA1_GLO_CFG_RX_BUSY_MASK, sys_ctrl[7]));
2443+
2444+ sys_ctrl[0] = mt76_rr(dev, MT_DBG_INT1_SOURCE_CSR);
2445+ sys_ctrl[1] = mt76_rr(dev, MT_DBG_INT1_MASK_CSR);
2446+ sys_ctrl[2] = mt76_rr(dev, MT_DBG_WFDMA0_PCIE1_INT_SOURCE_CSR);
2447+ sys_ctrl[3] = mt76_rr(dev, MT_DBG_WFDMA0_PCIE1_INT_MASK_CSR);
2448+ sys_ctrl[4] = mt76_rr(dev, MT_DBG_WFDMA1_PCIE1_INT_SOURCE_CSR);
2449+ sys_ctrl[5] = mt76_rr(dev, MT_DBG_WFDMA1_PCIE1_INT_MASK_CSR);
2450+ sys_ctrl[6] = mt76_rr(dev, MT_DBG_WFDMA0_PCIE1_GLO_CFG);
2451+ sys_ctrl[7] = mt76_rr(dev, MT_DBG_WFDMA1_PCIE1_GLO_CFG);
2452+ seq_printf(s, "%10s %10x %10x\n",
2453+ "MergeP1", sys_ctrl[0], sys_ctrl[1]);
2454+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2455+ "DMA0P1", sys_ctrl[2], sys_ctrl[3], sys_ctrl[6],
2456+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_DMA_EN, sys_ctrl[6]),
2457+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_DMA_EN, sys_ctrl[6]),
2458+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_BUSY_MASK, sys_ctrl[6]),
2459+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_BUSY_MASK, sys_ctrl[6]));
2460+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2461+ "DMA1P1", sys_ctrl[4], sys_ctrl[5], sys_ctrl[7],
2462+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_DMA_EN, sys_ctrl[7]),
2463+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_DMA_EN, sys_ctrl[7]),
2464+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_TX_BUSY_MASK, sys_ctrl[7]),
2465+ FIELD_GET(MT_DBG_WFDMA0_PCIE1_GLO_CFG_RX_BUSY_MASK, sys_ctrl[7]));
2466+
2467+ seq_printf(s, "HOST_DMA0 Ring Configuration\n");
2468+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2469+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2470+ dump_dma_rx_ring_info(s, dev, "R0:Data0(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(0));
2471+ dump_dma_rx_ring_info(s, dev, "R1:Data1(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(1));
2472+
2473+ seq_printf(s, "HOST_DMA0 PCIe 1 Ring Configuration\n");
2474+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2475+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2476+ dump_dma_rx_ring_info(s, dev, "R1:Data1(MAC2H)", MT_DBG_WFDMA0_PCIE1_RX1_CTRL0);
2477+
2478+ seq_printf(s, "HOST_DMA1 Ring Configuration\n");
2479+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2480+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2481+ dump_dma_tx_ring_info(s, dev, "T16:FWDL", MT_DBG_TX_RING_CTRL(0));
2482+ dump_dma_tx_ring_info(s, dev, "T17:Cmd(H2WM)", MT_DBG_TX_RING_CTRL(1));
2483+ dump_dma_tx_ring_info(s, dev, "T18:TXD0(H2WA)", MT_DBG_TX_RING_CTRL(2));
2484+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_TX_RING_CTRL(3));
2485+ dump_dma_tx_ring_info(s, dev, "T20:Cmd(H2WA)", MT_DBG_TX_RING_CTRL(4));
2486+ dump_dma_rx_ring_info(s, dev, "R0:Event(WM2H)", MT_DBG_RX_EVENT_RING_CTRL(0));
2487+ dump_dma_rx_ring_info(s, dev, "R1:Event0(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(1));
2488+ dump_dma_rx_ring_info(s, dev, "R2:Event1(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(2));
2489+
2490+ seq_printf(s, "HOST_DMA1 PCIe 1 Ring Configuration\n");
2491+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2492+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2493+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_WFDMA1_PCIE1_TX19_CTRL0);
2494+ dump_dma_rx_ring_info(s, dev, "R2:Event1(WA2H)", MT_DBG_WFDMA1_PCIE1_RX2_CTRL0);
2495+}
2496+
2497+static void
2498+mt7915_show_mcu_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2499+{
2500+ u32 sys_ctrl[9] = {};
2501+
2502+ /* MCU DMA information */
2503+ sys_ctrl[0] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_ADDR);
2504+ sys_ctrl[1] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_STA_ADDR);
2505+ sys_ctrl[2] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_ENA_ADDR);
2506+
2507+ sys_ctrl[3] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_ADDR);
2508+ sys_ctrl[4] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_HOST_INT_STA_ADDR);
2509+ sys_ctrl[5] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_HOST_INT_ENA_ADDR);
2510+ sys_ctrl[6] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_ADDR);
2511+ sys_ctrl[7] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_STA_ADDR);
2512+ sys_ctrl[8] = mt76_rr(dev, WF_WFDMA_MCU_DMA1_PCIE1_HOST_INT_ENA_ADDR);
2513+
2514+ seq_printf(s, "MCU_DMA Configuration\n");
2515+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2516+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2517+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2518+ "DMA0", sys_ctrl[1], sys_ctrl[2], sys_ctrl[0],
2519+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2520+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2521+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2522+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2523+
2524+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2525+ "DMA1", sys_ctrl[4], sys_ctrl[5], sys_ctrl[3],
2526+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2527+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2528+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2529+ (sys_ctrl[3] & WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2530+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2531+ "DMA1P1", sys_ctrl[7], sys_ctrl[8], sys_ctrl[6],
2532+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2533+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2534+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2535+ (sys_ctrl[6] & WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2536+
2537+ seq_printf(s, "MCU_DMA0 Ring Configuration\n");
2538+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2539+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2540+ dump_dma_tx_ring_info(s, dev, "T0:TXD(WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING0_CTRL0_ADDR);
2541+ dump_dma_tx_ring_info(s, dev, "T1:TXCMD(WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING1_CTRL0_ADDR);
2542+ dump_dma_tx_ring_info(s, dev, "T2:TXD(WA2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING2_CTRL0_ADDR);
2543+ dump_dma_rx_ring_info(s, dev, "R0:Data(MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING0_CTRL0_ADDR);
2544+ dump_dma_rx_ring_info(s, dev, "R1:TxDone(MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING1_CTRL0_ADDR);
2545+ dump_dma_rx_ring_info(s, dev, "R2:SPL(MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING2_CTRL0_ADDR);
2546+ dump_dma_rx_ring_info(s, dev, "R3:TxDone(MAC2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING3_CTRL0_ADDR);
2547+ dump_dma_rx_ring_info(s, dev, "R4:TXS(MAC2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING4_CTRL0_ADDR);
2548+
2549+ seq_printf(s, "MCU_DMA1 Ring Configuration\n");
2550+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2551+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2552+ dump_dma_tx_ring_info(s, dev, "T0:Event(WM2H)", WF_WFDMA_MCU_DMA1_WPDMA_TX_RING0_CTRL0_ADDR);
2553+ dump_dma_tx_ring_info(s, dev, "T1:Event0(WA2H)", WF_WFDMA_MCU_DMA1_WPDMA_TX_RING1_CTRL0_ADDR);
2554+ dump_dma_tx_ring_info(s, dev, "T2:Event1(WA2H)", WF_WFDMA_MCU_DMA1_WPDMA_TX_RING2_CTRL0_ADDR);
2555+ dump_dma_rx_ring_info(s, dev, "R0:FWDL", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING0_CTRL0_ADDR);
2556+ dump_dma_rx_ring_info(s, dev, "R1:Cmd(H2WM)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING1_CTRL0_ADDR);
2557+ dump_dma_rx_ring_info(s, dev, "R2:TXD0(H2WA)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING2_CTRL0_ADDR);
2558+ dump_dma_rx_ring_info(s, dev, "R3:TXD1(H2WA)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING3_CTRL0_ADDR);
2559+ dump_dma_rx_ring_info(s, dev, "R4:Cmd(H2WA)", WF_WFDMA_MCU_DMA1_WPDMA_RX_RING4_CTRL0_ADDR);
2560+
2561+ seq_printf(s, "MCU_DMA1 PCIe 1 Ring Configuration\n");
2562+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2563+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2564+ dump_dma_tx_ring_info(s, dev, "T2:Event1(WA2H)", WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_TX_RING2_CTRL0_ADDR);
2565+ dump_dma_rx_ring_info(s, dev, "R3:TXD1(H2WA)", WF_WFDMA_MCU_DMA1_PCIE1_WPDMA_RX_RING3_CTRL0_ADDR);
2566+}
2567+
2568+static void
2569+mt7986_show_host_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2570+{
2571+ u32 sys_ctrl[5] = {};
2572+
2573+ /* HOST DMA */
2574+ sys_ctrl[0] = mt76_rr(dev, MT_DBG_INT_SOURCE_CSR);
2575+ sys_ctrl[1] = mt76_rr(dev, MT_DBG_INT_MASK_CSR);
2576+ sys_ctrl[2] = mt76_rr(dev, MT_DBG_WFDMA0_INT_SOURCE_CSR);
2577+ sys_ctrl[3] = mt76_rr(dev, MT_DBG_WFDMA0_INT_MASK_CSR);
2578+ sys_ctrl[4] = mt76_rr(dev, MT_DBG_WFDMA0_GLO_CFG);
2579+
2580+ seq_printf(s, "HOST_DMA Configuration\n");
2581+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2582+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2583+ seq_printf(s, "%10s %10x %10x\n",
2584+ "Merge", sys_ctrl[0], sys_ctrl[1]);
2585+ seq_printf(s, "%10s %10x %10x %10x %4lx/%5lx %4lx/%5lx\n",
2586+ "DMA0", sys_ctrl[2], sys_ctrl[3], sys_ctrl[4],
2587+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_EN_MASK, sys_ctrl[4]),
2588+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_EN_MASK, sys_ctrl[4]),
2589+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_TX_DMA_BUSY_MASK, sys_ctrl[4]),
2590+ FIELD_GET(MT_DBG_WFDMA_HOST_DMA0_GLO_CFG_RX_DMA_BUSY_MASK, sys_ctrl[4]));
2591+
2592+
2593+ seq_printf(s, "HOST_DMA0 Ring Configuration\n");
2594+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2595+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2596+ dump_dma_tx_ring_info(s, dev, "T16:FWDL", MT_DBG_TX_RING_CTRL(0));
2597+ dump_dma_tx_ring_info(s, dev, "T17:Cmd(H2WM)", MT_DBG_TX_RING_CTRL(1));
2598+ dump_dma_tx_ring_info(s, dev, "T18:TXD0(H2WA)", MT_DBG_TX_RING_CTRL(2));
2599+ dump_dma_tx_ring_info(s, dev, "T19:TXD1(H2WA)", MT_DBG_TX_RING_CTRL(3));
2600+ dump_dma_tx_ring_info(s, dev, "T20:Cmd(H2WA)", MT_DBG_TX_RING_CTRL(4));
2601+ dump_dma_rx_ring_info(s, dev, "R0:Event(WM2H)", MT_DBG_RX_DATA_RING_CTRL(0));
2602+ dump_dma_rx_ring_info(s, dev, "R1:Event(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(1));
2603+ dump_dma_rx_ring_info(s, dev, "R2:TxDone(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(2));
2604+ dump_dma_rx_ring_info(s, dev, "R3:TxDone1(WA2H)", MT_DBG_RX_EVENT_RING_CTRL(3));
2605+ dump_dma_rx_ring_info(s, dev, "R4:Data0(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(0));
2606+ dump_dma_rx_ring_info(s, dev, "R5:Data1(MAC2H)", MT_DBG_RX_DATA_RING_CTRL(1));
2607+}
2608+
2609+static void
2610+mt7986_show_mcu_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2611+{
2612+ u32 sys_ctrl[3] = {};
2613+
2614+ /* MCU DMA information */
2615+ sys_ctrl[0] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_ADDR);
2616+ sys_ctrl[1] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_STA_ADDR);
2617+ sys_ctrl[2] = mt76_rr(dev, WF_WFDMA_MCU_DMA0_HOST_INT_ENA_ADDR);
2618+
2619+ seq_printf(s, "MCU_DMA Configuration\n");
2620+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2621+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2622+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2623+ "DMA0", sys_ctrl[1], sys_ctrl[2], sys_ctrl[0],
2624+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2625+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2626+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2627+ (sys_ctrl[0] & WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MCU_DMA0_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2628+
2629+ seq_printf(s, "MCU_DMA0 Ring Configuration\n");
2630+ seq_printf(s, "%22s %10s %10s %10s %10s %10s\n",
2631+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2632+ dump_dma_tx_ring_info(s, dev, "T0:Event (WM2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING0_CTRL0_ADDR);
2633+ dump_dma_tx_ring_info(s, dev, "T1:Event (WA2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING1_CTRL0_ADDR);
2634+ dump_dma_tx_ring_info(s, dev, "T2:TxDone (WA2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING2_CTRL0_ADDR);
2635+ dump_dma_tx_ring_info(s, dev, "T3:TxDone1 (WA2H)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING3_CTRL0_ADDR);
2636+ dump_dma_tx_ring_info(s, dev, "T4:TXD (WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING4_CTRL0_ADDR);
2637+ dump_dma_tx_ring_info(s, dev, "T5:TXCMD (WM2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING5_CTRL0_ADDR);
2638+ dump_dma_tx_ring_info(s, dev, "T6:TXD (WA2MAC)", WF_WFDMA_MCU_DMA0_WPDMA_TX_RING6_CTRL0_ADDR);
2639+ dump_dma_rx_ring_info(s, dev, "R0:FWDL", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING0_CTRL0_ADDR);
2640+ dump_dma_rx_ring_info(s, dev, "R1:Cmd (H2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING1_CTRL0_ADDR);
2641+ dump_dma_rx_ring_info(s, dev, "R2:TXD (H2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING2_CTRL0_ADDR);
2642+ dump_dma_rx_ring_info(s, dev, "R3:TXD1 (H2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING3_CTRL0_ADDR);
2643+ dump_dma_rx_ring_info(s, dev, "R4:Cmd (H2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING4_CTRL0_ADDR);
2644+ dump_dma_rx_ring_info(s, dev, "R5:Data (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING5_CTRL0_ADDR);
2645+ dump_dma_rx_ring_info(s, dev, "R6:TxDone/STS (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING6_CTRL0_ADDR);
2646+ dump_dma_rx_ring_info(s, dev, "R7:RPT (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING7_CTRL0_ADDR);
2647+ dump_dma_rx_ring_info(s, dev, "R8:TxDone/STS (MAC2WA)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING8_CTRL0_ADDR);
2648+ dump_dma_rx_ring_info(s, dev, "R9:Data1 (MAC2WM)", WF_WFDMA_MCU_DMA0_WPDMA_RX_RING9_CTRL0_ADDR);
2649+
2650+}
2651+
2652+static void
2653+mt7915_show_dma_info(struct seq_file *s, struct mt7915_dev *dev)
2654+{
2655+ u32 sys_ctrl[10] = {};
2656+
2657+ if(is_mt7915(&dev->mt76)) {
2658+ mt7915_show_host_dma_info(s, dev);
2659+ mt7915_show_mcu_dma_info(s, dev);
2660+ } else {
2661+ mt7986_show_host_dma_info(s, dev);
2662+ mt7986_show_mcu_dma_info(s, dev);
2663+ }
2664+
2665+ /* MEM DMA information */
2666+ sys_ctrl[0] = mt76_rr(dev, WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_ADDR);
2667+ sys_ctrl[1] = mt76_rr(dev, WF_WFDMA_MEM_DMA_HOST_INT_STA_ADDR);
2668+ sys_ctrl[2] = mt76_rr(dev, WF_WFDMA_MEM_DMA_HOST_INT_ENA_ADDR);
2669+
2670+ seq_printf(s, "MEM_DMA Configuration\n");
2671+ seq_printf(s, "%10s %10s %10s %10s %10s %10s\n",
2672+ "DMA", "IntCSR", "IntMask", "Glocfg", "Tx/RxEn", "Tx/RxBusy");
2673+ seq_printf(s, "%10s %10x %10x %10x %4x/%5x %4x/%5x\n",
2674+ "MEM", sys_ctrl[1], sys_ctrl[2], sys_ctrl[0],
2675+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_EN_SHFT,
2676+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_EN_SHFT,
2677+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_TX_DMA_BUSY_SHFT,
2678+ (sys_ctrl[0] & WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_MASK) >> WF_WFDMA_MEM_DMA_WPDMA_GLO_CFG_RX_DMA_BUSY_SHFT);
2679+
2680+ seq_printf(s, "MEM_DMA Ring Configuration\n");
2681+ seq_printf(s, "%20s %10s %10s %10s %10s %10s\n",
2682+ "Name", "Base", "Cnt", "CIDX", "DIDX", "QCnt");
2683+ dump_dma_tx_ring_info(s, dev, "T0:CmdEvent(WM2WA)", WF_WFDMA_MEM_DMA_WPDMA_TX_RING0_CTRL0_ADDR);
2684+ dump_dma_tx_ring_info(s, dev, "T1:CmdEvent(WA2WM)", WF_WFDMA_MEM_DMA_WPDMA_TX_RING1_CTRL0_ADDR);
2685+ dump_dma_rx_ring_info(s, dev, "R0:CmdEvent(WM2WA)", WF_WFDMA_MEM_DMA_WPDMA_RX_RING0_CTRL0_ADDR);
2686+ dump_dma_rx_ring_info(s, dev, "R1:CmdEvent(WA2WM)", WF_WFDMA_MEM_DMA_WPDMA_RX_RING1_CTRL0_ADDR);
2687+}
2688+
2689+static int mt7915_trinfo_read(struct seq_file *s, void *data)
2690+{
2691+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2692+ const struct hif_pci_tx_ring_desc *tx_ring_layout;
2693+ const struct hif_pci_rx_ring_desc *rx_ring_layout;
2694+ u32 tx_ring_num, rx_ring_num;
2695+ u32 tbase[5], tcnt[5];
2696+ u32 tcidx[5], tdidx[5];
2697+ u32 rbase[6], rcnt[6];
2698+ u32 rcidx[6], rdidx[6];
2699+ int idx;
2700+
2701+ if(is_mt7915(&dev->mt76)) {
2702+ tx_ring_layout = &mt7915_tx_ring_layout[0];
2703+ rx_ring_layout = &mt7915_rx_ring_layout[0];
2704+ tx_ring_num = ARRAY_SIZE(mt7915_tx_ring_layout);
2705+ rx_ring_num = ARRAY_SIZE(mt7915_rx_ring_layout);
2706+ } else {
2707+ tx_ring_layout = &mt7986_tx_ring_layout[0];
2708+ rx_ring_layout = &mt7986_rx_ring_layout[0];
2709+ tx_ring_num = ARRAY_SIZE(mt7986_tx_ring_layout);
2710+ rx_ring_num = ARRAY_SIZE(mt7986_rx_ring_layout);
2711+ }
2712+
2713+ for (idx = 0; idx < tx_ring_num; idx++) {
2714+ tbase[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx));
2715+ tcnt[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx) + 0x04);
2716+ tcidx[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx) + 0x08);
2717+ tdidx[idx] = mt76_rr(dev, MT_DBG_TX_RING_CTRL(idx) + 0x0c);
2718+ }
2719+
2720+ for (idx = 0; idx < rx_ring_num; idx++) {
2721+ if (idx < 2) {
2722+ rbase[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx));
2723+ rcnt[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx) + 0x04);
2724+ rcidx[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx) + 0x08);
2725+ rdidx[idx] = mt76_rr(dev, MT_DBG_RX_DATA_RING_CTRL(idx) + 0x0c);
2726+ } else {
2727+ rbase[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2));
2728+ rcnt[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2) + 0x04);
2729+ rcidx[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2) + 0x08);
2730+ rdidx[idx] = mt76_rr(dev, MT_DBG_RX_EVENT_RING_CTRL(idx - 2) + 0x0c);
2731+ }
2732+ }
2733+
2734+ seq_printf(s, "=================================================\n");
2735+ seq_printf(s, "TxRing Configuration\n");
2736+ seq_printf(s, "%4s %10s %8s %1s %6s %6s %6s %6s\n",
2737+ "Idx", "Attr", "Reg", "Base", "Cnt", "CIDX", "DIDX",
2738+ "QCnt");
2739+ for (idx = 0; idx < tx_ring_num; idx++) {
2740+ u32 queue_cnt;
2741+
2742+ queue_cnt = (tcidx[idx] >= tdidx[idx]) ?
2743+ (tcidx[idx] - tdidx[idx]) :
2744+ (tcidx[idx] - tdidx[idx] + tcnt[idx]);
2745+ seq_printf(s, "%4d %8s %8x %10x %6x %6x %6x %6x\n",
2746+ idx, tx_ring_layout[idx].ring_info,
2747+ MT_DBG_TX_RING_CTRL(idx), tbase[idx],
2748+ tcnt[idx], tcidx[idx], tdidx[idx], queue_cnt);
2749+ }
2750+
2751+ seq_printf(s, "RxRing Configuration\n");
2752+ seq_printf(s, "%4s %10s %8s %10s %6s %6s %6s %6s\n",
2753+ "Idx", "Attr", "Reg", "Base", "Cnt", "CIDX", "DIDX",
2754+ "QCnt");
2755+
2756+ for (idx = 0; idx < rx_ring_num; idx++) {
2757+ u32 queue_cnt;
2758+
2759+ queue_cnt = (rdidx[idx] > rcidx[idx]) ?
2760+ (rdidx[idx] - rcidx[idx] - 1) :
2761+ (rdidx[idx] - rcidx[idx] + rcnt[idx] - 1);
2762+ seq_printf(s, "%4d %8s %8x %10x %6x %6x %6x %6x\n",
2763+ idx, rx_ring_layout[idx].ring_info,
2764+ (idx < 2) ? MT_DBG_RX_DATA_RING_CTRL(idx): MT_DBG_RX_EVENT_RING_CTRL(idx - 2),
2765+ rbase[idx], rcnt[idx], rcidx[idx], rdidx[idx], queue_cnt);
2766+ }
2767+
2768+ mt7915_show_dma_info(s, dev);
2769+ return 0;
2770+}
2771+
2772+static int mt7915_drr_info(struct seq_file *s, void *data)
2773+{
2774+#define DL_AC_START 0x00
2775+#define DL_AC_END 0x0F
2776+#define UL_AC_START 0x10
2777+#define UL_AC_END 0x1F
2778+
2779+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
2780+ u32 drr_sta_status[16];
2781+ u32 drr_ctrl_def_val = 0x80220000, drr_ctrl_val = 0;
2782+ bool is_show = false;
2783+ int idx, sta_line = 0, sta_no = 0, max_sta_line = (mt7915_wtbl_size(dev) + 31) / 32;
2784+ seq_printf(s, "DRR Table STA Info:\n");
2785+
2786+ for (idx = DL_AC_START; idx <= DL_AC_END; idx++) {
2787+ is_show = true;
2788+ drr_ctrl_val = (drr_ctrl_def_val | idx);
2789+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2790+ drr_sta_status[0] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2791+ drr_sta_status[1] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2792+ drr_sta_status[2] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2793+ drr_sta_status[3] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2794+ drr_sta_status[4] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2795+ drr_sta_status[5] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2796+ drr_sta_status[6] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2797+ drr_sta_status[7] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2798+
2799+ if (is_mt7915(&dev->mt76) && max_sta_line > 8) {
2800+ drr_ctrl_val = (drr_ctrl_def_val | idx | 1 << 10);
2801+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2802+ drr_sta_status[8] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2803+ drr_sta_status[9] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2804+ drr_sta_status[10] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2805+ drr_sta_status[11] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2806+ drr_sta_status[12] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2807+ drr_sta_status[13] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2808+ drr_sta_status[14] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2809+ drr_sta_status[15] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2810+ }
2811+ if (!is_mt7915(&dev->mt76))
2812+ max_sta_line = 8;
2813+
2814+ for (sta_line = 0; sta_line < max_sta_line; sta_line++) {
2815+ if (drr_sta_status[sta_line] > 0) {
2816+ for (sta_no = 0; sta_no < 32; sta_no++) {
2817+ if (((drr_sta_status[sta_line] & (0x1 << sta_no)) >> sta_no)) {
2818+ if (is_show) {
2819+ seq_printf(s, "\n DL AC%02d Queue Non-Empty STA:\n", idx);
2820+ is_show = false;
2821+ }
2822+ seq_printf(s, "%d ", sta_no + (sta_line * 32));
2823+ }
2824+ }
2825+ }
2826+ }
2827+ }
2828+
2829+ for (idx = UL_AC_START; idx <= UL_AC_END; idx++) {
2830+ is_show = true;
2831+ drr_ctrl_val = (drr_ctrl_def_val | idx);
2832+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2833+ drr_sta_status[0] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2834+ drr_sta_status[1] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2835+ drr_sta_status[2] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2836+ drr_sta_status[3] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2837+ drr_sta_status[4] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2838+ drr_sta_status[5] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2839+ drr_sta_status[6] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2840+ drr_sta_status[7] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2841+
2842+ if (is_mt7915(&dev->mt76) && max_sta_line > 8) {
2843+ drr_ctrl_val = (drr_ctrl_def_val | idx | 1 << 10);
2844+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2845+ drr_sta_status[8] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2846+ drr_sta_status[9] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2847+ drr_sta_status[10] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2848+ drr_sta_status[11] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2849+ drr_sta_status[12] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2850+ drr_sta_status[13] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2851+ drr_sta_status[14] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2852+ drr_sta_status[15] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2853+ }
2854+
2855+ if (!is_mt7915(&dev->mt76))
2856+ max_sta_line = 8;
2857+
2858+ for (sta_line = 0; sta_line < max_sta_line; sta_line++) {
2859+ if (drr_sta_status[sta_line] > 0) {
2860+ for (sta_no = 0; sta_no < 32; sta_no++) {
2861+ if (((drr_sta_status[sta_line] & (0x1 << sta_no)) >> sta_no)) {
2862+ if (is_show) {
2863+ seq_printf(s, "\n UL AC%02d Queue Non-Empty STA:\n", idx);
2864+ is_show = false;
2865+ }
2866+ seq_printf(s, "%d ", sta_no + (sta_line * 32));
2867+ }
2868+ }
2869+ }
2870+ }
2871+ }
2872+
2873+ for (idx = DL_AC_START; idx <= DL_AC_END; idx++) {
2874+ drr_ctrl_def_val = 0x80420000;
2875+ drr_ctrl_val = (drr_ctrl_def_val | idx);
2876+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2877+ drr_sta_status[0] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2878+ drr_sta_status[1] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2879+ drr_sta_status[2] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2880+ drr_sta_status[3] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2881+ drr_sta_status[4] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2882+ drr_sta_status[5] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2883+ drr_sta_status[6] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2884+ drr_sta_status[7] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2885+
2886+ if (is_mt7915(&dev->mt76) && max_sta_line > 8) {
2887+ drr_ctrl_val = (drr_ctrl_def_val | idx | 1<<10);
2888+ mt76_wr(dev, MT_DBG_PLE_DRR_TAB_CTRL, drr_ctrl_val);
2889+ drr_sta_status[8] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA0);
2890+ drr_sta_status[9] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA1);
2891+ drr_sta_status[10] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA2);
2892+ drr_sta_status[11] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA3);
2893+ drr_sta_status[12] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA4);
2894+ drr_sta_status[13] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA5);
2895+ drr_sta_status[14] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA6);
2896+ drr_sta_status[15] = mt76_rr(dev, MT_DBG_PLE_DRR_TABLE_RDATA7);
2897+ }
2898+
2899+ seq_printf(s, "\nBSSGrp[%d]:\n", idx);
2900+ if (!is_mt7915(&dev->mt76))
2901+ max_sta_line = 8;
2902+
2903+ for (sta_line = 0; sta_line < max_sta_line; sta_line++) {
2904+ seq_printf(s, "0x%08x ", drr_sta_status[sta_line]);
2905+
2906+ if ((sta_line % 4) == 3)
2907+ seq_printf(s, "\n");
2908+ }
2909+ }
2910+
2911+ return 0;
2912+}
2913+
developer68e1eb22022-05-09 17:02:12 +08002914+#define CR_NUM_OF_AC 17
developere2cc0fa2022-03-29 17:31:03 +08002915+
2916+typedef enum _ENUM_UMAC_PORT_T {
2917+ ENUM_UMAC_HIF_PORT_0 = 0,
2918+ ENUM_UMAC_CPU_PORT_1 = 1,
2919+ ENUM_UMAC_LMAC_PORT_2 = 2,
2920+ ENUM_PLE_CTRL_PSE_PORT_3 = 3,
2921+ ENUM_UMAC_PSE_PLE_PORT_TOTAL_NUM = 4
2922+} ENUM_UMAC_PORT_T, *P_ENUM_UMAC_PORT_T;
2923+
2924+/* N9 MCU QUEUE LIST */
2925+typedef enum _ENUM_UMAC_CPU_P_QUEUE_T {
2926+ ENUM_UMAC_CTX_Q_0 = 0,
2927+ ENUM_UMAC_CTX_Q_1 = 1,
2928+ ENUM_UMAC_CTX_Q_2 = 2,
2929+ ENUM_UMAC_CTX_Q_3 = 3,
2930+ ENUM_UMAC_CRX = 0,
2931+ ENUM_UMAC_CIF_QUEUE_TOTAL_NUM = 4
2932+} ENUM_UMAC_CPU_P_QUEUE_T, *P_ENUM_UMAC_CPU_P_QUEUE_T;
2933+
2934+/* LMAC PLE TX QUEUE LIST */
2935+typedef enum _ENUM_UMAC_LMAC_PLE_TX_P_QUEUE_T {
2936+ ENUM_UMAC_LMAC_PLE_TX_Q_00 = 0x00,
2937+ ENUM_UMAC_LMAC_PLE_TX_Q_01 = 0x01,
2938+ ENUM_UMAC_LMAC_PLE_TX_Q_02 = 0x02,
2939+ ENUM_UMAC_LMAC_PLE_TX_Q_03 = 0x03,
2940+
2941+ ENUM_UMAC_LMAC_PLE_TX_Q_10 = 0x04,
2942+ ENUM_UMAC_LMAC_PLE_TX_Q_11 = 0x05,
2943+ ENUM_UMAC_LMAC_PLE_TX_Q_12 = 0x06,
2944+ ENUM_UMAC_LMAC_PLE_TX_Q_13 = 0x07,
2945+
2946+ ENUM_UMAC_LMAC_PLE_TX_Q_20 = 0x08,
2947+ ENUM_UMAC_LMAC_PLE_TX_Q_21 = 0x09,
2948+ ENUM_UMAC_LMAC_PLE_TX_Q_22 = 0x0a,
2949+ ENUM_UMAC_LMAC_PLE_TX_Q_23 = 0x0b,
2950+
2951+ ENUM_UMAC_LMAC_PLE_TX_Q_30 = 0x0c,
2952+ ENUM_UMAC_LMAC_PLE_TX_Q_31 = 0x0d,
2953+ ENUM_UMAC_LMAC_PLE_TX_Q_32 = 0x0e,
2954+ ENUM_UMAC_LMAC_PLE_TX_Q_33 = 0x0f,
2955+
2956+ ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_0 = 0x10,
2957+ ENUM_UMAC_LMAC_PLE_TX_Q_BMC_0 = 0x11,
2958+ ENUM_UMAC_LMAC_PLE_TX_Q_BNC_0 = 0x12,
2959+ ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_0 = 0x13,
2960+
2961+ ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_1 = 0x14,
2962+ ENUM_UMAC_LMAC_PLE_TX_Q_BMC_1 = 0x15,
2963+ ENUM_UMAC_LMAC_PLE_TX_Q_BNC_1 = 0x16,
2964+ ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_1 = 0x17,
2965+ ENUM_UMAC_LMAC_PLE_TX_Q_NAF = 0x18,
2966+ ENUM_UMAC_LMAC_PLE_TX_Q_NBCN = 0x19,
2967+ ENUM_UMAC_LMAC_PLE_TX_Q_RELEASE = 0x1f, /* DE suggests not to use 0x1f, it's only for hw free queue */
2968+ ENUM_UMAC_LMAC_QUEUE_TOTAL_NUM = 24,
2969+
2970+} ENUM_UMAC_LMAC_TX_P_QUEUE_T, *P_ENUM_UMAC_LMAC_TX_P_QUEUE_T;
2971+
2972+typedef struct _EMPTY_QUEUE_INFO_T {
2973+ char *QueueName;
2974+ u32 Portid;
2975+ u32 Queueid;
2976+} EMPTY_QUEUE_INFO_T, *P_EMPTY_QUEUE_INFO_T;
2977+
2978+static EMPTY_QUEUE_INFO_T ple_queue_empty_info[] = {
2979+ {"CPU Q0", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_0},
2980+ {"CPU Q1", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_1},
2981+ {"CPU Q2", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_2},
2982+ {"CPU Q3", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_3},
2983+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 4~7 not defined */
2984+ {"ALTX Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_0}, /* Q16 */
2985+ {"BMC Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BMC_0},
2986+ {"BCN Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BNC_0},
2987+ {"PSMP Q0", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_0},
2988+ {"ALTX Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_1},
2989+ {"BMC Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BMC_1},
2990+ {"BCN Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_BNC_1},
2991+ {"PSMP Q1", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_1},
2992+ {"NAF Q", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_NAF},
2993+ {"NBCN Q", ENUM_UMAC_LMAC_PORT_2, ENUM_UMAC_LMAC_PLE_TX_Q_NBCN},
2994+ {NULL, 0, 0}, {NULL, 0, 0}, /* 18, 19 not defined */
2995+ {"FIXFID Q", ENUM_UMAC_LMAC_PORT_2, 0x1a},
2996+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0},
2997+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 21~29 not defined */
2998+ {"RLS Q", ENUM_PLE_CTRL_PSE_PORT_3, 0x7e},
2999+ {"RLS2 Q", ENUM_PLE_CTRL_PSE_PORT_3, 0x7f}
3000+};
3001+
3002+static EMPTY_QUEUE_INFO_T ple_txcmd_queue_empty_info[] = {
3003+ {"AC00Q", ENUM_UMAC_LMAC_PORT_2, 0x40},
3004+ {"AC01Q", ENUM_UMAC_LMAC_PORT_2, 0x41},
3005+ {"AC02Q", ENUM_UMAC_LMAC_PORT_2, 0x42},
3006+ {"AC03Q", ENUM_UMAC_LMAC_PORT_2, 0x43},
3007+ {"AC10Q", ENUM_UMAC_LMAC_PORT_2, 0x44},
3008+ {"AC11Q", ENUM_UMAC_LMAC_PORT_2, 0x45},
3009+ {"AC12Q", ENUM_UMAC_LMAC_PORT_2, 0x46},
3010+ {"AC13Q", ENUM_UMAC_LMAC_PORT_2, 0x47},
3011+ {"AC20Q", ENUM_UMAC_LMAC_PORT_2, 0x48},
3012+ {"AC21Q", ENUM_UMAC_LMAC_PORT_2, 0x49},
3013+ {"AC22Q", ENUM_UMAC_LMAC_PORT_2, 0x4a},
3014+ {"AC23Q", ENUM_UMAC_LMAC_PORT_2, 0x4b},
3015+ {"AC30Q", ENUM_UMAC_LMAC_PORT_2, 0x4c},
3016+ {"AC31Q", ENUM_UMAC_LMAC_PORT_2, 0x4d},
3017+ {"AC32Q", ENUM_UMAC_LMAC_PORT_2, 0x4e},
3018+ {"AC33Q", ENUM_UMAC_LMAC_PORT_2, 0x4f},
3019+ {"ALTX Q0", ENUM_UMAC_LMAC_PORT_2, 0x50},
3020+ {"TF Q0", ENUM_UMAC_LMAC_PORT_2, 0x51},
3021+ {"TWT TSF-TF Q0", ENUM_UMAC_LMAC_PORT_2, 0x52},
3022+ {"TWT DL Q0", ENUM_UMAC_LMAC_PORT_2, 0x53},
3023+ {"TWT UL Q0", ENUM_UMAC_LMAC_PORT_2, 0x54},
3024+ {"ALTX Q1", ENUM_UMAC_LMAC_PORT_2, 0x55},
3025+ {"TF Q1", ENUM_UMAC_LMAC_PORT_2, 0x56},
3026+ {"TWT TSF-TF Q1", ENUM_UMAC_LMAC_PORT_2, 0x57},
3027+ {"TWT DL Q1", ENUM_UMAC_LMAC_PORT_2, 0x58},
3028+ {"TWT UL Q1", ENUM_UMAC_LMAC_PORT_2, 0x59},
3029+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0},
3030+};
3031+
3032+
3033+
3034+static char* sta_ctrl_reg[] = {"ENABLE", "DISABLE", "PAUSE"};
3035+static u32 chip_show_sta_acq_info(struct seq_file *s, struct mt7915_dev *dev, u32 *ple_stat,
3036+ u32 *sta_pause, u32 *dis_sta_map,
3037+ u32 dumptxd)
3038+{
3039+ int i, j;
3040+ u32 total_nonempty_cnt = 0;
3041+ u32 ac_num = 9, all_ac_num;
3042+
3043+ /* TDO: ac_num = 16 for mt7986 */
developer68e1eb22022-05-09 17:02:12 +08003044+ if (!is_mt7915(&dev->mt76))
3045+ ac_num = 17;
developere2cc0fa2022-03-29 17:31:03 +08003046+
3047+ all_ac_num = ac_num * 4;
3048+
3049+ for (j = 0; j < all_ac_num; j++) { /* show AC Q info */
3050+ for (i = 0; i < 32; i++) {
3051+ if (((ple_stat[j + 1] & (0x1 << i)) >> i) == 0) {
developer68e1eb22022-05-09 17:02:12 +08003052+ u32 hfid, tfid, pktcnt, ac_n = j / ac_num, ctrl = 0;
developere2cc0fa2022-03-29 17:31:03 +08003053+ u32 sta_num = i + (j % ac_num) * 32, fl_que_ctrl[3] = {0};
3054+ //struct wifi_dev *wdev = wdev_search_by_wcid(pAd, sta_num);
3055+ u32 wmmidx = 0;
3056+ struct mt7915_sta *msta;
3057+ struct mt76_wcid *wcid;
3058+ struct ieee80211_sta *sta = NULL;
3059+
3060+ wcid = rcu_dereference(dev->mt76.wcid[sta_num]);
3061+ sta = wcid_to_sta(wcid);
3062+ if (!sta) {
3063+ printk("ERROR!! no found STA wcid=%d\n", sta_num);
developer68e1eb22022-05-09 17:02:12 +08003064+ continue;
developere2cc0fa2022-03-29 17:31:03 +08003065+ }
3066+ msta = container_of(wcid, struct mt7915_sta, wcid);
3067+ wmmidx = msta->vif->mt76.wmm_idx;
3068+
developer68e1eb22022-05-09 17:02:12 +08003069+ seq_printf(s, "\tSTA%d AC%d: ", sta_num, ac_n);
developere2cc0fa2022-03-29 17:31:03 +08003070+
3071+ fl_que_ctrl[0] |= MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK;
3072+ fl_que_ctrl[0] |= (ENUM_UMAC_LMAC_PORT_2 << MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT);
developer68e1eb22022-05-09 17:02:12 +08003073+ fl_que_ctrl[0] |= (ac_n << MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT);
developere2cc0fa2022-03-29 17:31:03 +08003074+ fl_que_ctrl[0] |= sta_num;
3075+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL0, fl_que_ctrl[0]);
3076+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL2);
3077+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL3);
3078+ hfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK, fl_que_ctrl[1]);
3079+ tfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK, fl_que_ctrl[1]);
3080+ pktcnt = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK, fl_que_ctrl[2]);
3081+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x",
3082+ tfid, hfid, pktcnt);
3083+
3084+ if (((sta_pause[j % 6] & 0x1 << i) >> i) == 1)
3085+ ctrl = 2;
3086+
3087+ if (((dis_sta_map[j % 6] & 0x1 << i) >> i) == 1)
3088+ ctrl = 1;
3089+
3090+ seq_printf(s, " ctrl = %s", sta_ctrl_reg[ctrl]);
3091+ seq_printf(s, " (wmmidx=%d)\n", wmmidx);
3092+
3093+ total_nonempty_cnt++;
3094+
3095+ // TODO
3096+ //if (pktcnt > 0 && dumptxd > 0)
3097+ // ShowTXDInfo(pAd, hfid);
3098+ }
3099+ }
3100+ }
3101+
3102+ return total_nonempty_cnt;
3103+}
3104+
3105+static void chip_show_txcmdq_info(struct seq_file *s, struct mt7915_dev *dev, u32 ple_txcmd_stat)
3106+{
3107+ int i;
3108+
3109+ seq_printf(s, "Nonempty TXCMD Q info:\n");
developer68e1eb22022-05-09 17:02:12 +08003110+ for (i = 0; i < 32; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003111+ if (((ple_txcmd_stat & (0x1 << i)) >> i) == 0) {
3112+ u32 hfid, tfid, pktcnt, fl_que_ctrl[3] = {0};
3113+
3114+ if (ple_txcmd_queue_empty_info[i].QueueName != NULL) {
3115+ seq_printf(s, "\t%s: ", ple_txcmd_queue_empty_info[i].QueueName);
3116+ fl_que_ctrl[0] |= MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK;
3117+ fl_que_ctrl[0] |= (ple_txcmd_queue_empty_info[i].Portid <<
3118+ MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT);
3119+ fl_que_ctrl[0] |= (ple_txcmd_queue_empty_info[i].Queueid <<
3120+ MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT);
3121+ } else
3122+ continue;
3123+
3124+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL0, fl_que_ctrl[0]);
3125+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL2);
3126+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL3);
3127+ hfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK, fl_que_ctrl[1]);
3128+ tfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK, fl_que_ctrl[1]);
3129+ pktcnt = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK, fl_que_ctrl[2]);
3130+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x\n",
3131+ tfid, hfid, pktcnt);
3132+ }
3133+ }
3134+}
3135+
3136+static void chip_get_ple_acq_stat(struct mt7915_dev *dev, u32 *ple_stat)
3137+{
3138+ int i;
3139+ int cr_num = 9, all_cr_num;
3140+ u32 ac , index;
3141+
3142+ /* TDO: cr_num = 16 for mt7986 */
developere2cc0fa2022-03-29 17:31:03 +08003143+ if(!is_mt7915(&dev->mt76))
developer68e1eb22022-05-09 17:02:12 +08003144+ cr_num = 17;
3145+
developere2cc0fa2022-03-29 17:31:03 +08003146+ all_cr_num = cr_num * 4;
3147+
3148+ ple_stat[0] = mt76_rr(dev, MT_DBG_PLE_QUEUE_EMPTY);
3149+
3150+ for(i = 0; i < all_cr_num; i++) {
3151+ ac = i / cr_num;
3152+ index = i % cr_num;
3153+ ple_stat[i + 1] =
3154+ mt76_rr(dev, MT_DBG_PLE_AC_QEMPTY(ac, index));
3155+
3156+ }
3157+}
3158+
3159+static void chip_get_dis_sta_map(struct mt7915_dev *dev, u32 *dis_sta_map)
3160+{
3161+ int i;
developer68e1eb22022-05-09 17:02:12 +08003162+ u32 ac_num = 9;
developere2cc0fa2022-03-29 17:31:03 +08003163+
developer68e1eb22022-05-09 17:02:12 +08003164+ /* TDO: ac_num = 16 for mt7986 */
3165+ if (!is_mt7915(&dev->mt76))
3166+ ac_num = 17;
3167+
3168+ for(i = 0; i < ac_num; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003169+ dis_sta_map[i] = mt76_rr(dev, MT_DBG_PLE_DIS_STA_MAP(i));
3170+ }
3171+}
3172+
3173+static void chip_get_sta_pause(struct mt7915_dev *dev, u32 *sta_pause)
3174+{
3175+ int i;
developer68e1eb22022-05-09 17:02:12 +08003176+ u32 ac_num = 9;
3177+
3178+ /* TDO: ac_num = 16 for mt7986 */
3179+ if (!is_mt7915(&dev->mt76))
3180+ ac_num = 17;
developere2cc0fa2022-03-29 17:31:03 +08003181+
developer68e1eb22022-05-09 17:02:12 +08003182+ for(i = 0; i < ac_num; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003183+ sta_pause[i] = mt76_rr(dev, MT_DBG_PLE_STATION_PAUSE(i));
3184+ }
3185+}
3186+
3187+static int mt7915_pleinfo_read(struct seq_file *s, void *data)
3188+{
3189+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
3190+ u32 ple_buf_ctrl, pg_sz, pg_num;
developer68e1eb22022-05-09 17:02:12 +08003191+ u32 ple_stat[70] = {0}, pg_flow_ctrl[8] = {0};
developere2cc0fa2022-03-29 17:31:03 +08003192+ u32 ple_native_txcmd_stat;
3193+ u32 ple_txcmd_stat;
3194+ u32 sta_pause[CR_NUM_OF_AC] = {0}, dis_sta_map[CR_NUM_OF_AC] = {0};
3195+ u32 fpg_cnt, ffa_cnt, fpg_head, fpg_tail, hif_max_q, hif_min_q;
3196+ u32 rpg_hif, upg_hif, cpu_max_q, cpu_min_q, rpg_cpu, upg_cpu;
3197+ int i, j;
3198+ u32 ac_num = 9, all_ac_num;
3199+
3200+ /* TDO: ac_num = 16 for mt7986 */
developer68e1eb22022-05-09 17:02:12 +08003201+ if (!is_mt7915(&dev->mt76))
3202+ ac_num = 17;
developere2cc0fa2022-03-29 17:31:03 +08003203+
3204+ all_ac_num = ac_num * 4;
3205+
3206+ ple_buf_ctrl = mt76_rr(dev, MT_DBG_PLE_PBUF_CTRL_ADDR);
3207+ chip_get_ple_acq_stat(dev, ple_stat);
3208+ ple_txcmd_stat = mt76_rr(dev, MT_DBG_PLE_TXCMD_Q_EMPTY);
3209+ ple_native_txcmd_stat = mt76_rr(dev, MT_DBG_PLE_NATIVE_TXCMD_Q_EMPTY);
3210+ pg_flow_ctrl[0] = mt76_rr(dev, MT_DBG_PLE_FREEPG_CNT);
3211+ pg_flow_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FREEPG_HEAD_TAIL);
3212+ pg_flow_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_PG_HIF_GROUP);
3213+ pg_flow_ctrl[3] = mt76_rr(dev, MT_DBG_PLE_HIF_PG_INFO);
3214+ pg_flow_ctrl[4] = mt76_rr(dev, MT_DBG_PLE_PG_CPU_GROUP);
3215+ pg_flow_ctrl[5] = mt76_rr(dev, MT_DBG_PLE_CPU_PG_INFO);
3216+ pg_flow_ctrl[6] = mt76_rr(dev, MT_DBG_PLE_PG_HIF_TXCMD_GROUP);
3217+ pg_flow_ctrl[7] = mt76_rr(dev, MT_DBG_PLE_HIF_TXCMD_PG_INFO);
3218+ chip_get_dis_sta_map(dev, dis_sta_map);
3219+ chip_get_sta_pause(dev, sta_pause);
3220+
3221+ seq_printf(s, "PLE Configuration Info:\n");
3222+ seq_printf(s, "\tPacket Buffer Control(0x%x): 0x%08x\n",
3223+ MT_DBG_PLE_PBUF_CTRL_ADDR, ple_buf_ctrl);
3224+
3225+ pg_sz = FIELD_GET(MT_DBG_PLE_PBUF_CTRL_PAGE_SIZE_MASK, ple_buf_ctrl);
3226+ seq_printf(s, "\t\tPage Size=%d(%d bytes per page)\n",
3227+ pg_sz, (pg_sz == 1 ? 128 : 64));
3228+ seq_printf(s, "\t\tPage Offset=%ld(in unit of 2KB)\n",
3229+ FIELD_GET(MT_DBG_PLE_PBUF_CTRL_OFFSET_MASK, ple_buf_ctrl));
3230+
3231+ pg_num = FIELD_GET(MT_DBG_PLE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK, ple_buf_ctrl);
3232+ seq_printf(s, "\t\tTotal Page=%d pages\n", pg_num);
3233+
3234+ /* Page Flow Control */
3235+ seq_printf(s, "PLE Page Flow Control:\n");
3236+ seq_printf(s, "\tFree page counter(0x%x): 0x%08x\n",
3237+ MT_DBG_PLE_FREEPG_CNT, pg_flow_ctrl[0]);
3238+ fpg_cnt = FIELD_GET(MT_DBG_PLE_FREEPG_CNT_FREEPG_CNT_MASK, pg_flow_ctrl[0]);
3239+
3240+ seq_printf(s, "\t\tThe toal page number of free=0x%03x\n", fpg_cnt);
3241+ ffa_cnt = FIELD_GET(MT_DBG_PLE_FREEPG_CNT_FFA_CNT_MASK, pg_flow_ctrl[0]);
3242+
3243+ seq_printf(s, "\t\tThe free page numbers of free for all=0x%03x\n", ffa_cnt);
3244+ seq_printf(s, "\tFree page head and tail(0x%x): 0x%08x\n",
3245+ MT_DBG_PLE_FREEPG_HEAD_TAIL, pg_flow_ctrl[1]);
3246+
3247+ fpg_head = FIELD_GET(MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK, pg_flow_ctrl[1]);
3248+ fpg_tail = FIELD_GET(MT_DBG_PLE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK, pg_flow_ctrl[1]);
3249+ seq_printf(s, "\t\tThe tail/head page of free page list=0x%03x/0x%03x\n", fpg_tail, fpg_head);
3250+ seq_printf(s, "\tReserved page counter of HIF group(0x%x): 0x%08x\n",
3251+ MT_DBG_PLE_PG_HIF_GROUP, pg_flow_ctrl[2]);
3252+ seq_printf(s, "\tHIF group page status(0x%x): 0x%08x\n",
3253+ MT_DBG_PLE_HIF_PG_INFO, pg_flow_ctrl[3]);
3254+
3255+ hif_min_q = FIELD_GET(MT_DBG_PLE_PG_HIF_GROUP_HIF_MIN_QUOTA_MASK, pg_flow_ctrl[2]);
3256+ hif_max_q = FIELD_GET(MT_DBG_PLE_PG_HIF_GROUP_HIF_MAX_QUOTA_MASK, pg_flow_ctrl[2]);
3257+ seq_printf(s, "\t\tThe max/min quota pages of HIF group=0x%03x/0x%03x\n", hif_max_q, hif_min_q);
3258+
3259+ rpg_hif = FIELD_GET(MT_DBG_PLE_HIF_PG_INFO_HIF_RSV_CNT_MASK, pg_flow_ctrl[3]);
3260+ upg_hif = FIELD_GET(MT_DBG_PLE_HIF_PG_INFO_HIF_SRC_CNT_MASK, pg_flow_ctrl[3]);
3261+ seq_printf(s, "\t\tThe used/reserved pages of HIF group=0x%03x/0x%03x\n", upg_hif, rpg_hif);
3262+
3263+ seq_printf(s, "\tReserved page counter of HIF_TXCMD group(0x%x): 0x%08x\n",
3264+ MT_DBG_PLE_PG_HIF_TXCMD_GROUP, pg_flow_ctrl[6]);
3265+ seq_printf(s, "\tHIF_TXCMD group page status(0x%x): 0x%08x\n",
3266+ MT_DBG_PLE_HIF_TXCMD_PG_INFO, pg_flow_ctrl[7]);
3267+ cpu_min_q = FIELD_GET(MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MIN_QUOTA_MASK, pg_flow_ctrl[6]);
developer68e1eb22022-05-09 17:02:12 +08003268+ cpu_max_q = FIELD_GET(MT_DBG_PLE_PG_HIF_TXCMD_GROUP_HIF_TXCMD_MAX_QUOTA_MASK, pg_flow_ctrl[6]);
developere2cc0fa2022-03-29 17:31:03 +08003269+ seq_printf(s, "\t\tThe max/min quota pages of HIF_TXCMD group=0x%03x/0x%03x\n", cpu_max_q, cpu_min_q);
3270+
3271+ rpg_cpu = FIELD_GET(MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_RSV_CNT_MASK, pg_flow_ctrl[7]);
3272+ upg_cpu = FIELD_GET(MT_DBG_PLE_TXCMD_PG_INFO_HIF_TXCMD_SRC_CNT_MASK, pg_flow_ctrl[7]);
3273+ seq_printf(s, "\t\tThe used/reserved pages of HIF_TXCMD group=0x%03x/0x%03x\n", upg_cpu, rpg_cpu);
3274+
developer68e1eb22022-05-09 17:02:12 +08003275+ seq_printf(s, "\tReserved page counter of CPU group(0x%x): 0x%08x\n",
3276+ MT_DBG_PLE_PG_CPU_GROUP, pg_flow_ctrl[4]);
3277+ seq_printf(s, "\tCPU group page status(0x%x): 0x%08x\n",
3278+ MT_DBG_PLE_CPU_PG_INFO, pg_flow_ctrl[5]);
developere2cc0fa2022-03-29 17:31:03 +08003279+ cpu_min_q = FIELD_GET(MT_DBG_PLE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK, pg_flow_ctrl[4]);
3280+ cpu_max_q = FIELD_GET(MT_DBG_PLE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK, pg_flow_ctrl[4]);
3281+ seq_printf(s, "\t\tThe max/min quota pages of CPU group=0x%03x/0x%03x\n", cpu_max_q, cpu_min_q);
3282+
3283+ rpg_cpu = FIELD_GET(MT_DBG_PLE_CPU_PG_INFO_CPU_RSV_CNT_MASK, pg_flow_ctrl[5]);
3284+ upg_cpu = FIELD_GET(MT_DBG_PLE_CPU_PG_INFO_CPU_SRC_CNT_MASK, pg_flow_ctrl[5]);
3285+ seq_printf(s, "\t\tThe used/reserved pages of CPU group=0x%03x/0x%03x\n", upg_cpu, rpg_cpu);
3286+
3287+ if ((ple_stat[0] & MT_DBG_PLE_Q_EMPTY_ALL_AC_EMPTY_MASK) == 0) {
3288+ for (j = 0; j < all_ac_num; j++) {
3289+ if (j % ac_num == 0) {
3290+ seq_printf(s, "\n\tNonempty AC%d Q of STA#: ", j / ac_num);
3291+ }
3292+
developer68e1eb22022-05-09 17:02:12 +08003293+ for (i = 0; i < 32; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003294+ if (((ple_stat[j + 1] & (0x1 << i)) >> i) == 0) {
3295+ seq_printf(s, "%d ", i + (j % ac_num) * 32);
3296+ }
3297+ }
3298+ }
3299+
3300+ seq_printf(s, "\n");
3301+ }
3302+
3303+ seq_printf(s, "non-native/native txcmd queue empty = %d/%d\n", ple_txcmd_stat, ple_native_txcmd_stat);
3304+
3305+ seq_printf(s, "Nonempty Q info:\n");
3306+
developer68e1eb22022-05-09 17:02:12 +08003307+ for (i = 0; i < 32; i++) {
developere2cc0fa2022-03-29 17:31:03 +08003308+ if (((ple_stat[0] & (0x1 << i)) >> i) == 0) {
3309+ u32 hfid, tfid, pktcnt, fl_que_ctrl[3] = {0};
3310+
3311+ if (ple_queue_empty_info[i].QueueName != NULL) {
3312+ seq_printf(s, "\t%s: ", ple_queue_empty_info[i].QueueName);
3313+ fl_que_ctrl[0] |= MT_DBG_PLE_FL_QUE_CTRL0_EXECUTE_MASK;
3314+ fl_que_ctrl[0] |= (ple_queue_empty_info[i].Portid << MT_PLE_FL_QUE_CTRL0_Q_BUF_PID_SHFT);
3315+ fl_que_ctrl[0] |= (ple_queue_empty_info[i].Queueid << MT_PLE_FL_QUE_CTRL0_Q_BUF_QID_SHFT);
3316+ } else
3317+ continue;
3318+
3319+ if (ple_queue_empty_info[i].Queueid >= ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_0 &&
3320+ ple_queue_empty_info[i].Queueid <= ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_0)
3321+ /* band0 set TGID 0, bit31 = 0 */
3322+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL1, 0x0);
3323+ else if (ple_queue_empty_info[i].Queueid >= ENUM_UMAC_LMAC_PLE_TX_Q_ALTX_1 &&
3324+ ple_queue_empty_info[i].Queueid <= ENUM_UMAC_LMAC_PLE_TX_Q_PSMP_1)
3325+ /* band1 set TGID 1, bit31 = 1 */
3326+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL1, 0x80000000);
3327+
3328+ mt76_wr(dev, MT_DBG_PLE_FL_QUE_CTRL0, fl_que_ctrl[0]);
3329+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL2);
3330+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PLE_FL_QUE_CTRL3);
3331+ hfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_HEAD_FID_MASK, fl_que_ctrl[1]);
3332+ tfid = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL2_Q_TAIL_FID_MASK, fl_que_ctrl[1]);
3333+ pktcnt = FIELD_GET(MT_DBG_PLE_FL_QUE_CTRL3_Q_PKT_NUM_MASK, fl_que_ctrl[2]);
3334+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x\n",
3335+ tfid, hfid, pktcnt);
3336+
3337+ /* TODO */
3338+ //if (pktcnt > 0 && dumptxd > 0)
3339+ // ShowTXDInfo(pAd, hfid);
3340+ }
3341+ }
3342+
3343+ chip_show_sta_acq_info(s, dev, ple_stat, sta_pause, dis_sta_map, 0/*dumptxd*/);
3344+ chip_show_txcmdq_info(s, dev, ple_native_txcmd_stat);
3345+
3346+ return 0;
3347+}
3348+
3349+typedef enum _ENUM_UMAC_PLE_CTRL_P3_QUEUE_T {
3350+ ENUM_UMAC_PLE_CTRL_P3_Q_0X1E = 0x1e,
3351+ ENUM_UMAC_PLE_CTRL_P3_Q_0X1F = 0x1f,
3352+ ENUM_UMAC_PLE_CTRL_P3_TOTAL_NUM = 2
3353+} ENUM_UMAC_PLE_CTRL_P3_QUEUE_T, *P_ENUM_UMAC_PLE_CTRL_P3_QUEUE_T;
3354+
3355+static EMPTY_QUEUE_INFO_T pse_queue_empty_info[] = {
3356+ {"CPU Q0", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_0},
3357+ {"CPU Q1", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_1},
3358+ {"CPU Q2", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_2},
3359+ {"CPU Q3", ENUM_UMAC_CPU_PORT_1, ENUM_UMAC_CTX_Q_3},
3360+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 4~7 not defined */
3361+ {"HIF Q0", ENUM_UMAC_HIF_PORT_0, 0}, /* Q8 */
3362+ {"HIF Q1", ENUM_UMAC_HIF_PORT_0, 1},
3363+ {"HIF Q2", ENUM_UMAC_HIF_PORT_0, 2},
3364+ {"HIF Q3", ENUM_UMAC_HIF_PORT_0, 3},
3365+ {"HIF Q4", ENUM_UMAC_HIF_PORT_0, 4},
3366+ {"HIF Q5", ENUM_UMAC_HIF_PORT_0, 5},
3367+ {NULL, 0, 0}, {NULL, 0, 0}, /* 14~15 not defined */
3368+ {"LMAC Q", ENUM_UMAC_LMAC_PORT_2, 0},
3369+ {"MDP TX Q", ENUM_UMAC_LMAC_PORT_2, 1},
3370+ {"MDP RX Q", ENUM_UMAC_LMAC_PORT_2, 2},
3371+ {"SEC TX Q", ENUM_UMAC_LMAC_PORT_2, 3},
3372+ {"SEC RX Q", ENUM_UMAC_LMAC_PORT_2, 4},
3373+ {"SFD_PARK Q", ENUM_UMAC_LMAC_PORT_2, 5},
3374+ {"MDP_TXIOC Q", ENUM_UMAC_LMAC_PORT_2, 6},
3375+ {"MDP_RXIOC Q", ENUM_UMAC_LMAC_PORT_2, 7},
3376+ {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, {NULL, 0, 0}, /* 24~30 not defined */
3377+ {"RLS Q", ENUM_PLE_CTRL_PSE_PORT_3, ENUM_UMAC_PLE_CTRL_P3_Q_0X1F}
3378+};
3379+
3380+static int mt7915_pseinfo_read(struct seq_file *s, void *data)
3381+{
3382+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
3383+ u32 pse_buf_ctrl, pg_sz, pg_num;
3384+ u32 pse_stat, pg_flow_ctrl[22] = {0};
3385+ u32 fpg_cnt, ffa_cnt, fpg_head, fpg_tail;
3386+ u32 max_q, min_q, rsv_pg, used_pg;
3387+ int i;
3388+
3389+ pse_buf_ctrl = mt76_rr(dev, MT_DBG_PSE_PBUF_CTRL);
3390+ pse_stat = mt76_rr(dev, MT_DBG_PSE_QUEUE_EMPTY);
3391+ pg_flow_ctrl[0] = mt76_rr(dev, MT_DBG_PSE_FREEPG_CNT);
3392+ pg_flow_ctrl[1] = mt76_rr(dev, MT_DBG_PSE_FREEPG_HEAD_TAIL);
3393+ pg_flow_ctrl[2] = mt76_rr(dev, MT_DBG_PSE_PG_HIF0_GROUP);
3394+ pg_flow_ctrl[3] = mt76_rr(dev, MT_DBG_PSE_HIF0_PG_INFO);
3395+ pg_flow_ctrl[4] = mt76_rr(dev, MT_DBG_PSE_PG_HIF1_GROUP);
3396+ pg_flow_ctrl[5] = mt76_rr(dev, MT_DBG_PSE_HIF1_PG_INFO);
3397+ pg_flow_ctrl[6] = mt76_rr(dev, MT_DBG_PSE_PG_CPU_GROUP);
3398+ pg_flow_ctrl[7] = mt76_rr(dev, MT_DBG_PSE_CPU_PG_INFO);
3399+ pg_flow_ctrl[8] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC0_GROUP);
3400+ pg_flow_ctrl[9] = mt76_rr(dev, MT_DBG_PSE_LMAC0_PG_INFO);
3401+ pg_flow_ctrl[10] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC1_GROUP);
3402+ pg_flow_ctrl[11] = mt76_rr(dev, MT_DBG_PSE_LMAC1_PG_INFO);
3403+ pg_flow_ctrl[12] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC2_GROUP);
3404+ pg_flow_ctrl[13] = mt76_rr(dev, MT_DBG_PSE_LMAC2_PG_INFO);
3405+ pg_flow_ctrl[14] = mt76_rr(dev, MT_DBG_PSE_PG_PLE_GROUP);
3406+ pg_flow_ctrl[15] = mt76_rr(dev, MT_DBG_PSE_PLE_PG_INFO);
3407+ pg_flow_ctrl[16] = mt76_rr(dev, MT_DBG_PSE_PG_LMAC3_GROUP);
3408+ pg_flow_ctrl[17] = mt76_rr(dev, MT_DBG_PSE_LMAC3_PG_INFO);
3409+ pg_flow_ctrl[18] = mt76_rr(dev, MT_DBG_PSE_PG_MDP_GROUP);
3410+ pg_flow_ctrl[19] = mt76_rr(dev, MT_DBG_PSE_MDP_PG_INFO);
3411+ pg_flow_ctrl[20] = mt76_rr(dev, MT_DBG_PSE_PG_PLE1_GROUP);
3412+ pg_flow_ctrl[21] = mt76_rr(dev,MT_DBG_PSE_PLE1_PG_INFO);
3413+
3414+ /* Configuration Info */
3415+ seq_printf(s, "PSE Configuration Info:\n");
3416+ seq_printf(s, "\tPacket Buffer Control(0x82068014): 0x%08x\n", pse_buf_ctrl);
3417+ pg_sz = FIELD_GET(MT_DBG_PSE_PBUF_CTRL_PAGE_SIZE_CFG_MASK, pse_buf_ctrl);
3418+
3419+ seq_printf(s, "\t\tPage Size=%d(%d bytes per page)\n", pg_sz, (pg_sz == 1 ? 256 : 128));
3420+ seq_printf(s, "\t\tPage Offset=%ld(in unit of 64KB)\n",
3421+ FIELD_GET(MT_DBG_PSE_PBUF_CTRL_PBUF_OFFSET_MASK, pse_buf_ctrl));
3422+ pg_num = FIELD_GET(MT_DBG_PSE_PBUF_CTRL_TOTAL_PAGE_NUM_MASK, pse_buf_ctrl);
3423+
3424+ seq_printf(s, "\t\tTotal page numbers=%d pages\n", pg_num);
3425+
3426+ /* Page Flow Control */
3427+ seq_printf(s, "PSE Page Flow Control:\n");
3428+ seq_printf(s, "\tFree page counter(0x82068100): 0x%08x\n", pg_flow_ctrl[0]);
3429+ fpg_cnt = FIELD_GET(MT_DBG_PSE_FREEPG_CNT_FREEPG_CNT_MASK, pg_flow_ctrl[0]);
3430+ seq_printf(s, "\t\tThe toal page number of free=0x%03x\n", fpg_cnt);
3431+
3432+ ffa_cnt = FIELD_GET(MT_DBG_PSE_FREEPG_CNT_FFA_CNT_MASK, pg_flow_ctrl[0]);
3433+ seq_printf(s, "\t\tThe free page numbers of free for all=0x%03x\n", ffa_cnt);
3434+
3435+ seq_printf(s, "\tFree page head and tail(0x82068104): 0x%08x\n", pg_flow_ctrl[1]);
3436+ fpg_head = FIELD_GET(MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_HEAD_MASK, pg_flow_ctrl[1]);
3437+
3438+ fpg_tail = FIELD_GET(MT_DBG_PSE_FREEPG_HEAD_TAIL_FREEPG_TAIL_MASK, pg_flow_ctrl[1]);
3439+ seq_printf(s, "\t\tThe tail/head page of free page list=0x%03x/0x%03x\n", fpg_tail, fpg_head);
3440+ seq_printf(s, "\tReserved page counter of HIF0 group(0x82068110): 0x%08x\n", pg_flow_ctrl[2]);
3441+ seq_printf(s, "\tHIF0 group page status(0x82068114): 0x%08x\n", pg_flow_ctrl[3]);
3442+ min_q = FIELD_GET(MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MIN_QUOTA_MASK, pg_flow_ctrl[2]);
3443+ max_q = FIELD_GET(MT_DBG_PSE_PG_HIF0_GROUP_HIF0_MAX_QUOTA_MASK, pg_flow_ctrl[2]);
3444+ seq_printf(s, "\t\tThe max/min quota pages of HIF0 group=0x%03x/0x%03x\n", max_q, min_q);
3445+ rsv_pg = FIELD_GET(MT_DBG_PSE_HIF0_PG_INFO_HIF0_RSV_CNT_MASK, pg_flow_ctrl[3]);;
3446+ used_pg = FIELD_GET(MT_DBG_PSE_HIF0_PG_INFO_HIF0_SRC_CNT_MASK, pg_flow_ctrl[3]);
3447+ seq_printf(s, "\t\tThe used/reserved pages of HIF0 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3448+ seq_printf(s, "\tReserved page counter of HIF1 group(0x82068118): 0x%08x\n", pg_flow_ctrl[4]);
3449+ seq_printf(s, "\tHIF1 group page status(0x8206811c): 0x%08x\n", pg_flow_ctrl[5]);
3450+ min_q = FIELD_GET(MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MIN_QUOTA_MASK, pg_flow_ctrl[4]);
3451+ max_q = FIELD_GET(MT_DBG_PSE_PG_HIF1_GROUP_HIF1_MAX_QUOTA_MASK, pg_flow_ctrl[4]);
3452+ seq_printf(s, "\t\tThe max/min quota pages of HIF1 group=0x%03x/0x%03x\n", max_q, min_q);
3453+ rsv_pg = FIELD_GET(MT_DBG_PSE_HIF1_PG_INFO_HIF1_RSV_CNT_MASK, pg_flow_ctrl[5]);
3454+ used_pg = FIELD_GET(MT_DBG_PSE_HIF1_PG_INFO_HIF1_SRC_CNT_MASK, pg_flow_ctrl[5]);
3455+
3456+ seq_printf(s, "\t\tThe used/reserved pages of HIF1 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3457+ seq_printf(s, "\tReserved page counter of CPU group(0x82068150): 0x%08x\n", pg_flow_ctrl[6]);
3458+ seq_printf(s, "\tCPU group page status(0x82068154): 0x%08x\n", pg_flow_ctrl[7]);
3459+ min_q = FIELD_GET(MT_DBG_PSE_PG_CPU_GROUP_CPU_MIN_QUOTA_MASK, pg_flow_ctrl[6]);
3460+ max_q = FIELD_GET(MT_DBG_PSE_PG_CPU_GROUP_CPU_MAX_QUOTA_MASK, pg_flow_ctrl[6]);
3461+ seq_printf(s, "\t\tThe max/min quota pages of CPU group=0x%03x/0x%03x\n", max_q, min_q);
3462+ rsv_pg = FIELD_GET(MT_DBG_PSE_CPU_PG_INFO_CPU_RSV_CNT_MASK, pg_flow_ctrl[7]);
3463+ used_pg = FIELD_GET(MT_DBG_PSE_CPU_PG_INFO_CPU_SRC_CNT_MASK, pg_flow_ctrl[7]);
3464+ seq_printf(s, "\t\tThe used/reserved pages of CPU group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3465+ seq_printf(s, "\tReserved page counter of LMAC0 group(0x82068170): 0x%08x\n", pg_flow_ctrl[8]);
3466+ seq_printf(s, "\tLMAC0 group page status(0x82068174): 0x%08x\n", pg_flow_ctrl[9]);
3467+ min_q = FIELD_GET(MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MIN_QUOTA_MASK, pg_flow_ctrl[8]);
3468+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC0_GROUP_LMAC0_MAX_QUOTA_MASK, pg_flow_ctrl[8]);
3469+ seq_printf(s, "\t\tThe max/min quota pages of LMAC0 group=0x%03x/0x%03x\n", max_q, min_q);
3470+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_RSV_CNT_MASK, pg_flow_ctrl[9]);
3471+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC0_PG_INFO_LMAC0_SRC_CNT_MASK, pg_flow_ctrl[9]);
3472+ seq_printf(s, "\t\tThe used/reserved pages of LMAC0 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3473+ seq_printf(s, "\tReserved page counter of LMAC1 group(0x82068178): 0x%08x\n", pg_flow_ctrl[10]);
3474+ seq_printf(s, "\tLMAC1 group page status(0x8206817c): 0x%08x\n", pg_flow_ctrl[11]);
3475+ min_q = FIELD_GET(MT_DBG_TOP_PG_LMAC1_GROUP_LMAC1_MIN_QUOTA_MASK, pg_flow_ctrl[10]);
3476+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC1_GROUP_LMAC1_MAX_QUOTA_MASK, pg_flow_ctrl[10]);
3477+ seq_printf(s, "\t\tThe max/min quota pages of LMAC1 group=0x%03x/0x%03x\n", max_q, min_q);
3478+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_RSV_CNT_MASK, pg_flow_ctrl[11]);
3479+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC1_PG_INFO_LMAC1_SRC_CNT_MASK, pg_flow_ctrl[11]);
3480+ seq_printf(s, "\t\tThe used/reserved pages of LMAC1 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3481+ seq_printf(s, "\tReserved page counter of LMAC2 group(0x82068180): 0x%08x\n", pg_flow_ctrl[11]);
3482+ seq_printf(s, "\tLMAC2 group page status(0x82068184): 0x%08x\n", pg_flow_ctrl[12]);
3483+ min_q = FIELD_GET(MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MIN_QUOTA_MASK, pg_flow_ctrl[12]);
3484+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC2_GROUP_LMAC2_MAX_QUOTA_MASK, pg_flow_ctrl[12]);
3485+ seq_printf(s, "\t\tThe max/min quota pages of LMAC2 group=0x%03x/0x%03x\n", max_q, min_q);
3486+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_RSV_CNT_MASK, pg_flow_ctrl[13]);
3487+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC2_PG_INFO_LMAC2_SRC_CNT_MASK, pg_flow_ctrl[13]);
3488+ seq_printf(s, "\t\tThe used/reserved pages of LMAC2 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3489+
3490+ seq_printf(s, "\tReserved page counter of LMAC3 group(0x82068188): 0x%08x\n", pg_flow_ctrl[16]);
3491+ seq_printf(s, "\tLMAC3 group page status(0x8206818c): 0x%08x\n", pg_flow_ctrl[17]);
3492+ min_q = FIELD_GET(MT_DBG_TOP_PG_LMAC3_GROUP_LMAC3_MIN_QUOTA_MASK, pg_flow_ctrl[16]);
3493+ max_q = FIELD_GET(MT_DBG_PSE_PG_LMAC3_GROUP_LMAC3_MAX_QUOTA_MASK, pg_flow_ctrl[16]);
3494+ seq_printf(s, "\t\tThe max/min quota pages of LMAC3 group=0x%03x/0x%03x\n", max_q, min_q);
3495+ rsv_pg = FIELD_GET(MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_RSV_CNT_MASK, pg_flow_ctrl[17]);
3496+ used_pg = FIELD_GET(MT_DBG_PSE_LMAC3_PG_INFO_LMAC3_SRC_CNT_MASK, pg_flow_ctrl[17]);
3497+ seq_printf(s, "\t\tThe used/reserved pages of LMAC3 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3498+
3499+ seq_printf(s, "\tReserved page counter of PLE group(0x82068160): 0x%08x\n", pg_flow_ctrl[14]);
3500+ seq_printf(s, "\tPLE group page status(0x82068164): 0x%08x\n", pg_flow_ctrl[15]);
3501+ min_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MIN_QUOTA_MASK, pg_flow_ctrl[14]);
3502+ max_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MAX_QUOTA_MASK, pg_flow_ctrl[14]);
3503+ seq_printf(s, "\t\tThe max/min quota pages of PLE group=0x%03x/0x%03x\n", max_q, min_q);
3504+ rsv_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_RSV_CNT_MASK, pg_flow_ctrl[15]);
3505+ used_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_SRC_CNT_MASK, pg_flow_ctrl[15]);
3506+ seq_printf(s, "\t\tThe used/reserved pages of PLE group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3507+
3508+ seq_printf(s, "\tReserved page counter of PLE1 group(0x82068168): 0x%08x\n", pg_flow_ctrl[14]);
3509+ seq_printf(s, "\tPLE1 group page status(0x8206816c): 0x%08x\n", pg_flow_ctrl[15]);
3510+ min_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MIN_QUOTA_MASK, pg_flow_ctrl[20]);
3511+ max_q = FIELD_GET(MT_DBG_PSE_PG_PLE_GROUP_PLE_MAX_QUOTA_MASK, pg_flow_ctrl[20]);
3512+ seq_printf(s, "\t\tThe max/min quota pages of PLE1 group=0x%03x/0x%03x\n", max_q, min_q);
3513+ rsv_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_RSV_CNT_MASK, pg_flow_ctrl[21]);
3514+ used_pg = FIELD_GET(MT_DBG_PSE_PLE_PG_INFO_PLE_SRC_CNT_MASK, pg_flow_ctrl[21]);
3515+ seq_printf(s, "\t\tThe used/reserved pages of PLE1 group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3516+
3517+ seq_printf(s, "\tReserved page counter of MDP group(0x82068198): 0x%08x\n", pg_flow_ctrl[18]);
3518+ seq_printf(s, "\tMDP group page status(0x8206819c): 0x%08x\n", pg_flow_ctrl[19]);
3519+ min_q = FIELD_GET(MT_DBG_PSE_PG_MDP_GROUP_MDP_MIN_QUOTA_MASK, pg_flow_ctrl[18]);
3520+ max_q = FIELD_GET(MT_DBG_PSE_PG_MDP_GROUP_MDP_MAX_QUOTA_MASK, pg_flow_ctrl[18]);
3521+ seq_printf(s, "\t\tThe max/min quota pages of MDP group=0x%03x/0x%03x\n", max_q, min_q);
3522+ rsv_pg = FIELD_GET(MT_DBG_PSE_MDP_PG_INFO_MDP_RSV_CNT_MASK, pg_flow_ctrl[19]);
3523+ used_pg = FIELD_GET(MT_DBG_PSE_MDP_PG_INFO_MDP_SRC_CNT_MASK, pg_flow_ctrl[19]);
3524+ seq_printf(s, "\t\tThe used/reserved pages of MDP group=0x%03x/0x%03x\n", used_pg, rsv_pg);
3525+
3526+ /* Queue Empty Status */
3527+ seq_printf(s, "PSE Queue Empty Status:\n");
3528+ seq_printf(s, "\tQUEUE_EMPTY(0x820680b0): 0x%08x\n", pse_stat);
3529+ seq_printf(s, "\t\tCPU Q0/1/2/3 empty=%ld/%ld/%ld/%ld\n",
3530+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q0_EMPTY_MASK, pse_stat),
3531+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q1_EMPTY_MASK, pse_stat),
3532+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q2_EMPTY_MASK, pse_stat),
3533+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_CPU_Q3_EMPTY_MASK, pse_stat));
3534+
3535+ seq_printf(s, "\t\tHIF Q0/1/2/3/4/5 empty=%ld/%ld/%ld/%ld/%ld/%ld\n",
3536+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_0_EMPTY_MASK, pse_stat),
3537+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_1_EMPTY_MASK, pse_stat),
3538+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_2_EMPTY_MASK, pse_stat),
3539+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_3_EMPTY_MASK, pse_stat),
3540+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_4_EMPTY_MASK, pse_stat),
3541+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_HIF_5_EMPTY_MASK, pse_stat));
3542+
3543+ seq_printf(s, "\t\tLMAC TX Q empty=%ld\n",
3544+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_LMAC_TX_QUEUE_EMPTY_MASK, pse_stat));
3545+ seq_printf(s, "\t\tMDP TX Q/RX Q empty=%ld/%ld\n",
3546+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_TX_QUEUE_EMPTY_MASK, pse_stat),
3547+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_RX_QUEUE_EMPTY_MASK, pse_stat));
3548+ seq_printf(s, "\t\tSEC TX Q/RX Q empty=%ld/%ld\n",
3549+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_SEC_TX_QUEUE_EMPTY_MASK, pse_stat),
3550+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_SEC_RX_QUEUE_EMPTY_SHFT, pse_stat));
3551+ seq_printf(s, "\t\tSFD PARK Q empty=%ld\n",
3552+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_SFD_PARK_QUEUE_EMPTY_MASK, pse_stat));
3553+ seq_printf(s, "\t\tMDP TXIOC Q/RXIOC Q empty=%ld/%ld\n",
3554+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_TXIOC_QUEUE_EMPTY_MASK, pse_stat),
3555+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_MDP_RXIOC_QUEUE_EMPTY_MASK, pse_stat));
3556+ seq_printf(s, "\t\tRLS Q empty=%ld\n",
3557+ FIELD_GET(MT_DBG_PSE_QUEUE_EMPTY_RLS_Q_EMTPY_MASK, pse_stat));
3558+ seq_printf(s, "Nonempty Q info:\n");
3559+
3560+ for (i = 0; i < 31; i++) {
3561+ if (((pse_stat & (0x1 << i)) >> i) == 0) {
3562+ u32 hfid, tfid, pktcnt, fl_que_ctrl[3] = {0};
3563+
3564+ if (pse_queue_empty_info[i].QueueName != NULL) {
3565+ seq_printf(s, "\t%s: ", pse_queue_empty_info[i].QueueName);
3566+ fl_que_ctrl[0] |= MT_DBG_PSE_FL_QUE_CTRL_0_EXECUTE_MASK;
3567+ fl_que_ctrl[0] |= (pse_queue_empty_info[i].Portid << MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_PID_SHFT);
3568+ fl_que_ctrl[0] |= (pse_queue_empty_info[i].Queueid << MT_DBG_PSE_FL_QUE_CTRL_0_Q_BUF_QID_SHFT);
3569+ } else
3570+ continue;
3571+
3572+ fl_que_ctrl[0] |= (0x1 << 31);
3573+
3574+ mt76_wr(dev, MT_DBG_PSE_FL_QUE_CTRL_0_ADDR, fl_que_ctrl[0]);
3575+ fl_que_ctrl[1] = mt76_rr(dev, MT_DBG_PSE_FL_QUE_CTRL_2_ADDR);
3576+ fl_que_ctrl[2] = mt76_rr(dev, MT_DBG_PSE_FL_QUE_CTRL_3_ADDR);
3577+
3578+ hfid = FIELD_GET(MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_HEAD_FID_MASK, fl_que_ctrl[1]);
3579+ tfid = FIELD_GET(MT_DBG_PSE_FL_QUE_CTRL_2_QUEUE_TAIL_FID_MASK, fl_que_ctrl[1]);
3580+ pktcnt = FIELD_GET(MT_DBG_PSE_FL_QUE_CTRL_3_QUEUE_PKT_NUM_MASK, fl_que_ctrl[2]);
3581+ seq_printf(s, "tail/head fid = 0x%03x/0x%03x, pkt cnt = 0x%03x\n",
3582+ tfid, hfid, pktcnt);
3583+ }
3584+ }
3585+
3586+ return 0;
3587+}
3588+
3589+static int mt7915_mibinfo_read_per_band(struct seq_file *s, int band_idx)
3590+{
3591+#define BSS_NUM 4
3592+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
3593+ u32 mac_val0, mac_val, mac_val1, idx, band_offset = 0;
3594+ u32 msdr6, msdr7, msdr8, msdr9, msdr10, msdr16, msdr17, msdr18, msdr19, msdr20, msdr21;
3595+ u32 mbxsdr[BSS_NUM][7];
3596+ u32 mbtcr[16], mbtbcr[16], mbrcr[16], mbrbcr[16];
3597+ u32 btcr[BSS_NUM], btbcr[BSS_NUM], brcr[BSS_NUM], brbcr[BSS_NUM], btdcr[BSS_NUM], brdcr[BSS_NUM];
3598+ u32 mu_cnt[5];
3599+ u32 ampdu_cnt[3];
3600+ unsigned long per;
3601+
3602+ seq_printf(s, "Band %d MIB Status\n", band_idx);
3603+ seq_printf(s, "===============================\n");
3604+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SCR0(band_idx));
3605+ seq_printf(s, "MIB Status Control=0x%x\n", mac_val);
3606+ if (is_mt7915(&dev->mt76)) {
3607+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0PBSCR(band_idx));
3608+ seq_printf(s, "MIB Per-BSS Status Control=0x%x\n", mac_val);
3609+ }
3610+
3611+ msdr6 = mt76_rr(dev, MT_DBG_MIB_M0SDR6(band_idx));
3612+ msdr7 = mt76_rr(dev, MT_DBG_MIB_M0SDR7(band_idx));
3613+ msdr8 = mt76_rr(dev, MT_DBG_MIB_M0SDR8(band_idx));
3614+ msdr9 = mt76_rr(dev, MT_DBG_MIB_M0SDR9(band_idx));
3615+ msdr10 = mt76_rr(dev, MT_DBG_MIB_M0SDR10(band_idx));
3616+ msdr16 = mt76_rr(dev, MT_DBG_MIB_M0SDR16(band_idx));
3617+ msdr17 = mt76_rr(dev, MT_DBG_MIB_M0SDR17(band_idx));
3618+ msdr18 = mt76_rr(dev, MT_DBG_MIB_M0SDR18(band_idx));
3619+ msdr19 = mt76_rr(dev, MT_DBG_MIB_M0SDR19(band_idx));
3620+ msdr20 = mt76_rr(dev, MT_DBG_MIB_M0SDR20(band_idx));
3621+ msdr21 = mt76_rr(dev, MT_DBG_MIB_M0SDR21(band_idx));
3622+ ampdu_cnt[0] = mt76_rr(dev, MT_DBG_MIB_M0SDR12(band_idx));
3623+ ampdu_cnt[1] = mt76_rr(dev, MT_DBG_MIB_M0SDR14(band_idx));
3624+ ampdu_cnt[2] = mt76_rr(dev, MT_DBG_MIB_M0SDR15(band_idx));
3625+ ampdu_cnt[1] &= MT_DBG_MIB_M0SDR14_AMPDU_MASK;
3626+ ampdu_cnt[2] &= MT_DBG_MIB_M0SDR15_AMPDU_ACKED_MASK;
3627+
3628+ seq_printf(s, "===Phy/Timing Related Counters===\n");
3629+ seq_printf(s, "\tChannelIdleCnt=0x%x\n", msdr6 & BN0_WF_MIB_TOP_M0SDR6_CHANNEL_IDLE_COUNT_MASK);
3630+ seq_printf(s, "\tCCA_NAV_Tx_Time=0x%x\n", msdr9 & BN0_WF_MIB_TOP_M0SDR9_CCA_NAV_TX_TIME_MASK);
3631+ seq_printf(s, "\tRx_MDRDY_CNT=0x%lx\n", msdr10 & MT_DBG_MIB_M0SDR10_RX_MDRDY_COUNT_MASK);
3632+ seq_printf(s, "\tCCK_MDRDY_TIME=0x%x, OFDM_MDRDY_TIME=0x%x, OFDM_GREEN_MDRDY_TIME=0x%x\n",
3633+ msdr19 & BN0_WF_MIB_TOP_M0SDR19_CCK_MDRDY_TIME_MASK,
3634+ msdr20 & BN0_WF_MIB_TOP_M0SDR20_OFDM_LG_MIXED_VHT_MDRDY_TIME_MASK,
3635+ msdr21 & BN0_WF_MIB_TOP_M0SDR21_OFDM_GREEN_MDRDY_TIME_MASK);
3636+ seq_printf(s, "\tPrim CCA Time=0x%x\n", msdr16 & BN0_WF_MIB_TOP_M0SDR16_P_CCA_TIME_MASK);
3637+ seq_printf(s, "\tSec CCA Time=0x%x\n", msdr17 & BN0_WF_MIB_TOP_M0SDR17_S_CCA_TIME_MASK);
3638+ seq_printf(s, "\tPrim ED Time=0x%x\n", msdr18 & BN0_WF_MIB_TOP_M0SDR18_P_ED_TIME_MASK);
3639+
3640+ seq_printf(s, "===Tx Related Counters(Generic)===\n");
3641+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR0(band_idx));
3642+ dev->dbg.bcn_total_cnt[band_idx] += (mac_val & BN0_WF_MIB_TOP_M0SDR0_BEACONTXCOUNT_MASK);
3643+ seq_printf(s, "\tBeaconTxCnt=0x%x\n",dev->dbg.bcn_total_cnt[band_idx]);
3644+ dev->dbg.bcn_total_cnt[band_idx] = 0;
3645+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0DR0(band_idx));
3646+ seq_printf(s, "\tTx 20MHz Cnt=0x%x\n", mac_val & BN0_WF_MIB_TOP_M0DR0_TX_20MHZ_CNT_MASK);
3647+ seq_printf(s, "\tTx 40MHz Cnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR0_TX_40MHZ_CNT_SHFT);
3648+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0DR1(band_idx));
3649+ seq_printf(s, "\tTx 80MHz Cnt=0x%x\n", mac_val & BN0_WF_MIB_TOP_M0DR1_TX_80MHZ_CNT_MASK);
3650+ seq_printf(s, "\tTx 160MHz Cnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR1_TX_160MHZ_CNT_SHFT);
3651+ seq_printf(s, "\tAMPDU Cnt=0x%x\n", ampdu_cnt[0]);
3652+ seq_printf(s, "\tAMPDU MPDU Cnt=0x%x\n", ampdu_cnt[1]);
3653+ seq_printf(s, "\tAMPDU MPDU Ack Cnt=0x%x\n", ampdu_cnt[2]);
3654+ per = (ampdu_cnt[2] == 0 ? 0 : 1000 * (ampdu_cnt[1] - ampdu_cnt[2]) / ampdu_cnt[1]);
3655+ seq_printf(s, "\tAMPDU MPDU PER=%ld.%1ld%%\n", per / 10, per % 10);
3656+
3657+ seq_printf(s, "===MU Related Counters===\n");
3658+ mu_cnt[0] = mt76_rr(dev, MT_DBG_MIB_MUBF(band_idx));
3659+ mu_cnt[1] = mt76_rr(dev, MT_DBG_MIB_M0DR8(band_idx));
3660+ mu_cnt[2] = mt76_rr(dev, MT_DBG_MIB_M0DR9(band_idx));
3661+ mu_cnt[3] = mt76_rr(dev, MT_DBG_MIB_M0DR10(band_idx));
3662+ mu_cnt[4] = mt76_rr(dev, MT_DBG_MIB_M0DR11(band_idx));
3663+ seq_printf(s, "\tMUBF_TX_COUNT=0x%x\n", mu_cnt[0] & BN0_WF_MIB_TOP_M0SDR34_MUBF_TX_COUNT_MASK);
3664+ seq_printf(s, "\tMU_TX_MPDU_COUNT(Ok+Fail)=0x%x\n", mu_cnt[1]);
3665+ seq_printf(s, "\tMU_TX_OK_MPDU_COUNT=0x%x\n", mu_cnt[2]);
3666+ seq_printf(s, "\tMU_TO_SU_PPDU_COUNT=0x%x\n", mu_cnt[3] & BN0_WF_MIB_TOP_M0DR10_MU_FAIL_PPDU_CNT_MASK);
3667+ seq_printf(s, "\tSU_TX_OK_MPDU_COUNT=0x%x\n", mu_cnt[4]);
3668+
3669+ seq_printf(s, "===Rx Related Counters(Generic)===\n");
3670+ seq_printf(s, "\tVector Mismacth Cnt=0x%x\n", msdr7 & BN0_WF_MIB_TOP_M0SDR7_VEC_MISS_COUNT_MASK);
3671+ seq_printf(s, "\tDelimiter Fail Cnt=0x%x\n", msdr8 & BN0_WF_MIB_TOP_M0SDR8_DELIMITER_FAIL_COUNT_MASK);
3672+
3673+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR3(band_idx));
3674+ seq_printf(s, "\tRxFCSErrCnt=0x%lx\n", __DBG_FIELD_GET(DBG_MIB_RX_FCS_ERROR_COUNT, mac_val));
3675+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR4(band_idx));
3676+ seq_printf(s, "\tRxFifoFullCnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0SDR4_RX_FIFO_FULL_COUNT_MASK));
3677+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR11(band_idx));
3678+ seq_printf(s, "\tRxLenMismatch=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0SDR11_RX_LEN_MISMATCH_MASK));
3679+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR5(band_idx));
3680+ seq_printf(s, "\tRxMPDUCnt=0x%x\n", (mac_val & BN0_WF_MIB_TOP_M0SDR5_RX_MPDU_COUNT_MASK));
3681+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR22(band_idx));
3682+ seq_printf(s, "\tRx AMPDU Cnt=0x%x\n", mac_val);
3683+ /* TODO: shiang-MT7615, is MIB_M0SDR23 used for Rx total byte count for all or just AMPDU only??? */
3684+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0SDR23(band_idx));
3685+ seq_printf(s, "\tRx Total ByteCnt=0x%x\n", mac_val);
3686+
3687+ if (is_mt7915(&dev->mt76)) {
3688+ band_offset = WF_WTBLON_TOP_B1BTCRn_ADDR - WF_WTBLON_TOP_B0BTCRn_ADDR;//check
3689+ seq_printf(s, "===Per-BSS Related Tx/Rx Counters===\n");
3690+ seq_printf(s, "BSS Idx TxCnt/DataCnt TxByteCnt RxCnt/DataCnt RxByteCnt\n");
3691+
3692+ for (idx = 0; idx < BSS_NUM; idx++) {
3693+ btcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BTCRn_ADDR + band_offset + idx * 4);
3694+ btbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BTBCRn_ADDR + band_offset + idx * 4);
3695+ brcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BRCRn_ADDR + band_offset + idx * 4);
3696+ brbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BRBCRn_ADDR + band_offset + idx * 4);
3697+ btdcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BTDCRn_ADDR + band_offset + idx * 4);
3698+ brdcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0BRDCRn_ADDR + band_offset + idx * 4);
3699+ }
3700+
3701+ for (idx = 0; idx < BSS_NUM; idx++) {
3702+ seq_printf(s, "%d\t 0x%x/0x%x\t 0x%x \t 0x%x/0x%x \t 0x%x\n",
3703+ idx, btcr[idx], btdcr[idx], btbcr[idx],
3704+ brcr[idx], brdcr[idx], brbcr[idx]);
3705+ }
3706+
3707+ band_offset = (BN1_WF_MIB_TOP_BASE - BN0_WF_MIB_TOP_BASE) * band_idx;
3708+ seq_printf(s, "===Per-MBSS Related MIB Counters===\n");
3709+ seq_printf(s, "BSS Idx RTSTx/RetryCnt BAMissCnt AckFailCnt FrmRetry1/2/3Cnt\n");
3710+
3711+ for (idx = 0; idx < BSS_NUM; idx++) {
3712+ mbxsdr[idx][0] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR0_ADDR + band_offset + idx * 0x10);
3713+ mbxsdr[idx][1] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR1_ADDR + band_offset + idx * 0x10);
3714+ mbxsdr[idx][2] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR2_ADDR + band_offset + idx * 0x10);
3715+ mbxsdr[idx][3] = mt76_rr(dev, BN0_WF_MIB_TOP_M0B0SDR3_ADDR + band_offset + idx * 0x10);
3716+ }
3717+
3718+ for (idx = 0; idx < BSS_NUM; idx++) {
3719+ seq_printf(s, "%d:\t0x%08x/0x%08x 0x%08x \t 0x%08x \t 0x%08x/0x%08x/0x%08x\n",
3720+ idx, (mbxsdr[idx][0] & BN0_WF_MIB_TOP_M0B0SDR0_RTSTXCOUNT_MASK),
3721+ (mbxsdr[idx][0] & BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_MASK) >> BN0_WF_MIB_TOP_M0B0SDR0_RTSRETRYCOUNT_SHFT,
3722+ (mbxsdr[idx][1] & BN0_WF_MIB_TOP_M0B0SDR1_BAMISSCOUNT_MASK),
3723+ (mbxsdr[idx][1] & BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_MASK) >> BN0_WF_MIB_TOP_M0B0SDR1_ACKFAILCOUNT_SHFT,
3724+ (mbxsdr[idx][2] & BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRYCOUNT_MASK),
3725+ (mbxsdr[idx][2] & BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_MASK) >> BN0_WF_MIB_TOP_M0B0SDR2_FRAMERETRY2COUNT_SHFT,
3726+ (mbxsdr[idx][3] & BN0_WF_MIB_TOP_M0B0SDR3_FRAMERETRY3COUNT_MASK));
3727+ }
3728+
3729+ band_offset = WF_WTBLON_TOP_B1BTCRn_ADDR - WF_WTBLON_TOP_B0BTCRn_ADDR;
3730+ seq_printf(s, "===Per-MBSS Related Tx/Rx Counters===\n");
3731+ seq_printf(s, "MBSSIdx TxCnt TxByteCnt RxCnt RxByteCnt\n");
3732+
3733+ for (idx = 0; idx < 16; idx++) {
3734+ mbtcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBTCRn_ADDR + band_offset + idx * 4);
3735+ mbtbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBTBCRn_ADDR + band_offset + idx * 4);
3736+ mbrcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBRCRn_ADDR + band_offset + idx * 4);
3737+ mbrbcr[idx] = mt76_rr(dev, WF_WTBLON_TOP_B0MBRBCRn_ADDR + band_offset + idx * 4);
3738+ }
3739+
3740+ for (idx = 0; idx < 16; idx++) {
3741+ seq_printf(s, "%d\t 0x%08x\t 0x%08x \t 0x%08x \t 0x%08x\n",
3742+ idx, mbtcr[idx], mbtbcr[idx], mbrcr[idx], mbrbcr[idx]);
3743+ }
3744+ return 0;
3745+ } else {
3746+ u32 btocr[BSS_NUM], mbtocr[16],mbrocr[16], brocr[BSS_NUM];
3747+ u8 bss_nums = BSS_NUM;
3748+
3749+ band_offset = (BN1_WF_MIB_TOP_BTOCR_ADDR - BN0_WF_MIB_TOP_BTOCR_ADDR) * band_idx;
3750+ seq_printf(s, "===Per-BSS Related Tx/Rx Counters===\n");
3751+ seq_printf(s, "BSS Idx TxCnt/DataCnt TxByteCnt RxCnt/DataCnt RxByteCnt\n");
3752+
3753+ for (idx = 0; idx < BSS_NUM; idx++) {
3754+ btocr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BTOCR_ADDR + band_offset + (idx >> 1) * 4));
3755+ btdcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BTDCR_ADDR + band_offset + (idx >> 1) * 4));
3756+ btbcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BTBCR_ADDR + band_offset + (idx * 4)));
3757+ brocr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BROCR_ADDR + band_offset + (idx >> 1) * 4));
3758+ brdcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BRDCR_ADDR + band_offset + (idx >> 1) * 4));
3759+ brbcr[idx] = mt76_rr(dev, (BN0_WF_MIB_TOP_BRBCR_ADDR + band_offset + (idx * 4)));
3760+
3761+ if ((idx % 2) == 0) {
3762+ btocr[idx] = ((btocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_SHFT);
3763+ btdcr[idx] = ((btdcr[idx] & BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2n_SHFT);
3764+ brocr[idx] = ((brocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_SHFT);
3765+ brdcr[idx] = ((brdcr[idx] & BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2n_SHFT);
3766+ } else {
3767+ btocr[idx] = ((btocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_SHFT);
3768+ btdcr[idx] = ((btdcr[idx] & BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BTDCR_TX_DATA_COUNT2np1_SHFT);
3769+ brocr[idx] = ((brocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_SHFT);
3770+ brdcr[idx] = ((brdcr[idx] & BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BRDCR_RX_DATA_COUNT2np1_SHFT);
3771+ }
3772+ }
3773+
3774+ for (idx = 0; idx < BSS_NUM; idx++) {
3775+ seq_printf(s, "%d\t 0x%x/0x%x\t 0x%x \t 0x%x/0x%x \t 0x%x\n",
3776+ idx, btocr[idx], btdcr[idx], btbcr[idx], brocr[idx], brdcr[idx], brbcr[idx]);
3777+ }
3778+
3779+ band_offset = (BN1_WF_MIB_TOP_BASE - BN0_WF_MIB_TOP_BASE) * band_idx;
3780+ seq_printf(s, "===Per-MBSS Related MIB Counters===\n");
3781+ seq_printf(s, "BSS Idx RTSTx/RetryCnt BAMissCnt AckFailCnt FrmRetry1/2/3Cnt\n");
3782+
3783+ for (idx = 0; idx < BSS_NUM; idx++) {
3784+ mbxsdr[idx][0] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR0_ADDR + band_offset + ((idx >> 1) * 4));
3785+ mbxsdr[idx][1] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR1_ADDR + band_offset + ((idx >> 1) * 4));
3786+ mbxsdr[idx][2] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR2_ADDR + band_offset + ((idx >> 1) * 4));
3787+ mbxsdr[idx][3] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR3_ADDR + band_offset + ((idx >> 1) * 4));
3788+ mbxsdr[idx][4] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR4_ADDR + band_offset + ((idx >> 1) * 4));
3789+ mbxsdr[idx][5] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR5_ADDR + band_offset + ((idx >> 1) * 4));
3790+ mbxsdr[idx][6] = mt76_rr(dev, BN0_WF_MIB_TOP_BSDR6_ADDR + band_offset + ((idx >> 1) * 4));
3791+
3792+ if ((idx % 2) == 0) {
3793+ mbxsdr[idx][0] = ((mbxsdr[idx][0] & BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2n_SHFT);
3794+ mbxsdr[idx][1] = ((mbxsdr[idx][1] & BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2n_SHFT);
3795+ mbxsdr[idx][2] = ((mbxsdr[idx][2] & BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2n_SHFT);
3796+ mbxsdr[idx][3] = ((mbxsdr[idx][3] & BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2n_SHFT);
3797+ mbxsdr[idx][4] = ((mbxsdr[idx][4] & BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2n_SHFT);
3798+ mbxsdr[idx][5] = ((mbxsdr[idx][5] & BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2n_SHFT);
3799+ mbxsdr[idx][6] = ((mbxsdr[idx][6] & BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_MASK) >> BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2n_SHFT);
3800+ } else {
3801+ mbxsdr[idx][0] = ((mbxsdr[idx][0] & BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR0_RTSTXCOUNT2np1_SHFT);
3802+ mbxsdr[idx][1] = ((mbxsdr[idx][1] & BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR1_RTSRETRYCOUNT2np1_SHFT);
3803+ mbxsdr[idx][2] = ((mbxsdr[idx][2] & BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR2_BAMISSCOUNT2np1_SHFT);
3804+ mbxsdr[idx][3] = ((mbxsdr[idx][3] & BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR3_ACKFAILCOUNT2np1_SHFT);
3805+ mbxsdr[idx][4] = ((mbxsdr[idx][4] & BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR4_FRAMERETRYCOUNT2np1_SHFT);
3806+ mbxsdr[idx][5] = ((mbxsdr[idx][5] & BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR5_FRAMERETRY2COUNT2np1_SHFT);
3807+ mbxsdr[idx][6] = ((mbxsdr[idx][6] & BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BSDR6_FRAMERETRY3COUNT2np1_SHFT);
3808+ }
3809+ }
3810+
3811+ for (idx = 0; idx < BSS_NUM; idx++) {
3812+ seq_printf(s, "%d:\t0x%x/0x%x 0x%x \t 0x%x \t 0x%x/0x%x/0x%x\n",
3813+ idx,
3814+ mbxsdr[idx][0], mbxsdr[idx][1], mbxsdr[idx][2], mbxsdr[idx][3],
3815+ mbxsdr[idx][4], mbxsdr[idx][5], mbxsdr[idx][6]);
3816+ }
3817+
3818+ band_offset = (BN1_WF_MIB_TOP_BTOCR_ADDR - BN0_WF_MIB_TOP_BTOCR_ADDR) * band_idx;
3819+ seq_printf(s, "===Per-MBSS Related Tx/Rx Counters===\n");
3820+ seq_printf(s, "MBSSIdx TxCnt TxByteCnt RxCnt RxByteCnt\n");
3821+
3822+ for (idx = 0; idx < 16; idx++) {
3823+ mbtocr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BTOCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + ((idx >> 1) * 4)));
3824+ mbtbcr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BTBCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + (idx * 4)));
3825+ mbrocr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BROCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + ((idx >> 1) * 4)));
3826+ mbrbcr[idx] = mt76_rr(dev, BN0_WF_MIB_TOP_BRBCR_ADDR + band_offset + (((bss_nums >> 1) * 4) + (idx * 4)));
3827+
3828+ if ((idx % 2) == 0) {
3829+ mbtocr[idx] = ((mbtocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2n_SHFT);
3830+ mbrocr[idx] = ((mbrocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2n_SHFT);
3831+ } else {
3832+ mbtocr[idx] = ((mbtocr[idx] & BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BTOCR_TX_OK_COUNT2np1_SHFT);
3833+ mbrocr[idx] = ((mbrocr[idx] & BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_MASK) >> BN0_WF_MIB_TOP_BROCR_RX_OK_COUNT2np1_SHFT);
3834+ }
3835+ }
3836+
3837+ for (idx = 0; idx < 16; idx++) {
3838+ seq_printf(s, "%d\t 0x%08x\t 0x%08x \t 0x%08x \t 0x%08x\n",
3839+ idx, mbtocr[idx], mbtbcr[idx], mbrocr[idx], mbrbcr[idx]);
3840+ }
3841+ }
3842+
3843+ seq_printf(s, "===Dummy delimiter insertion result===\n");
3844+ mac_val0 = mt76_rr(dev, MT_DBG_MIB_M0DR11(band_idx));
3845+ mac_val = mt76_rr(dev, MT_DBG_MIB_M0DR6(band_idx));
3846+ mac_val1 = mt76_rr(dev, MT_DBG_MIB_M0DR7(band_idx));
3847+ seq_printf(s, "Range0 = %d\t Range1 = %d\t Range2 = %d\t Range3 = %d\t Range4 = %d\n",
3848+ (mac_val0 & BN0_WF_MIB_TOP_M0DR12_TX_DDLMT_RNG0_CNT_MASK),
3849+ (mac_val & BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG1_CNT_MASK),
3850+ (mac_val & BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR6_TX_DDLMT_RNG2_CNT_SHFT,
3851+ (mac_val1 & BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG3_CNT_MASK),
3852+ (mac_val1 & BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_MASK) >> BN0_WF_MIB_TOP_M0DR7_TX_DDLMT_RNG4_CNT_SHFT);
3853+
3854+ return 0;
3855+}
3856+
3857+static int mt7915_mibinfo_band0(struct seq_file *s, void *data)
3858+{
3859+ mt7915_mibinfo_read_per_band(s, 0);
3860+ return 0;
3861+}
3862+
3863+static int mt7915_mibinfo_band1(struct seq_file *s, void *data)
3864+{
3865+ mt7915_mibinfo_read_per_band(s, 1);
3866+ return 0;
3867+}
3868+
3869+static int mt7915_token_read(struct seq_file *s, void *data)
3870+{
3871+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
3872+ int id, count = 0;
3873+ struct mt76_txwi_cache *txwi;
3874+
3875+ seq_printf(s, "Cut through token:\n");
3876+ spin_lock_bh(&dev->mt76.token_lock);
3877+ idr_for_each_entry(&dev->mt76.token, txwi, id) {
3878+ seq_printf(s, "%4d ", id);
3879+ count++;
3880+ if (count % 8 == 0)
3881+ seq_printf(s, "\n");
3882+ }
3883+ spin_unlock_bh(&dev->mt76.token_lock);
3884+ seq_printf(s, "\n");
3885+
3886+ return 0;
3887+}
3888+
3889+struct txd_l {
3890+ u32 txd_0;
3891+ u32 txd_1;
3892+ u32 txd_2;
3893+ u32 txd_3;
3894+ u32 txd_4;
3895+ u32 txd_5;
3896+ u32 txd_6;
3897+ u32 txd_7;
3898+} __packed;
3899+
3900+char *pkt_ft_str[] = {"cut_through", "store_forward", "cmd", "PDA_FW_Download"};
3901+char *hdr_fmt_str[] = {
3902+ "Non-80211-Frame",
3903+ "Command-Frame",
3904+ "Normal-80211-Frame",
3905+ "enhanced-80211-Frame",
3906+};
3907+/* TMAC_TXD_1.hdr_format */
3908+#define TMI_HDR_FT_NON_80211 0x0
3909+#define TMI_HDR_FT_CMD 0x1
3910+#define TMI_HDR_FT_NOR_80211 0x2
3911+#define TMI_HDR_FT_ENH_80211 0x3
3912+
3913+void mt7915_dump_tmac_info(u8 *tmac_info)
3914+{
3915+ struct txd_l *txd = (struct txd_l *)tmac_info;
3916+
3917+ printk("txd raw data: size=%d\n", MT_TXD_SIZE);
3918+ print_hex_dump(KERN_ERR , "", DUMP_PREFIX_OFFSET, 16, 1, tmac_info, MT_TXD_SIZE, false);
3919+
3920+ printk("TMAC_TXD Fields:\n");
3921+ printk("\tTMAC_TXD_0:\n");
3922+
3923+ /* DW0 */
3924+ /* TX Byte Count [15:0] */
3925+ printk("\t\tTxByteCnt = %ld\n", FIELD_GET(MT_TXD0_TX_BYTES, txd->txd_0));
3926+
3927+ /* PKT_FT: Packet Format [24:23] */
3928+ printk("\t\tpkt_ft = %ld(%s)\n",
3929+ FIELD_GET(MT_TXD0_PKT_FMT, txd->txd_0),
3930+ pkt_ft_str[FIELD_GET(MT_TXD0_PKT_FMT, txd->txd_0)]);
3931+
3932+ /* Q_IDX [31:25] */
3933+ printk("\t\tQueID =0x%lx\n", FIELD_GET(MT_TXD0_Q_IDX, txd->txd_0));
3934+
3935+ printk("\tTMAC_TXD_1:\n");
3936+
3937+ /* DW1 */
3938+ /* WLAN Indec [9:0] */
3939+ printk("\t\tWlan Index = %ld\n", FIELD_GET(MT_TXD1_WLAN_IDX, txd->txd_1));
3940+
3941+ /* VTA [10] */
3942+ printk("\t\tVTA = %d\n", ((txd->txd_1 & MT_TXD1_VTA) ? 1 : 0));
3943+
3944+ /* HF: Header Format [17:16] */
3945+ printk("\t\tHdrFmt = %ld(%s)\n",
3946+ FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1),
3947+ FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1) < 4 ?
3948+ hdr_fmt_str[FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1)] : "N/A");
3949+
3950+ switch (FIELD_GET(MT_TXD1_HDR_FORMAT, txd->txd_1)) {
3951+ case TMI_HDR_FT_NON_80211:
3952+ /* MRD [11], EOSP [12], RMVL [13], VLAN [14], ETYPE [15] */
3953+ printk("\t\t\tMRD = %d, EOSP = %d,\
3954+ RMVL = %d, VLAN = %d, ETYP = %d\n",
3955+ (txd->txd_1 & MT_TXD1_MRD) ? 1 : 0,
3956+ (txd->txd_1 & MT_TXD1_EOSP) ? 1 : 0,
3957+ (txd->txd_1 & MT_TXD1_RMVL) ? 1 : 0,
3958+ (txd->txd_1 & MT_TXD1_VLAN) ? 1 : 0,
3959+ (txd->txd_1 & MT_TXD1_ETYP) ? 1 : 0);
3960+ break;
3961+ case TMI_HDR_FT_NOR_80211:
3962+ /* HEADER_LENGTH [15:11] */
3963+ printk("\t\t\tHeader Len = %ld(WORD)\n", FIELD_GET(MT_TXD1_HDR_INFO, txd->txd_1));
3964+ break;
3965+
3966+ case TMI_HDR_FT_ENH_80211:
3967+ /* EOSP [12], AMS [13] */
3968+ printk("\t\t\tEOSP = %d, AMS = %d\n",
3969+ (txd->txd_1 & MT_TXD1_EOSP) ? 1 : 0,
3970+ (txd->txd_1 & MT_TXD1_AMS) ? 1 : 0);
3971+ break;
3972+ }
3973+
3974+ /* Header Padding [19:18] */
3975+ printk("\t\tHdrPad = %ld\n", FIELD_GET(MT_TXD1_HDR_PAD, txd->txd_1));
3976+
3977+ /* TID [22:20] */
3978+ printk("\t\tTID = %ld\n", FIELD_GET(MT_TXD1_TID, txd->txd_1));
3979+
3980+
3981+ /* UtxB/AMSDU_C/AMSDU [23] */
3982+ printk("\t\tamsdu = %d\n", ((txd->txd_1 & MT_TXD1_AMSDU) ? 1 : 0));
3983+
3984+ /* OM [29:24] */
3985+ printk("\t\town_mac = %ld\n", FIELD_GET(MT_TXD1_OWN_MAC, txd->txd_1));
3986+
3987+
3988+ /* TGID [30] */
3989+ printk("\t\tTGID = %d\n", ((txd->txd_1 & MT_TXD1_TGID) ? 1 : 0));
3990+
3991+
3992+ /* FT [31] */
3993+ printk("\t\tTxDFormatType = %d\n", (txd->txd_1 & MT_TXD1_LONG_FORMAT) ? 1 : 0);
3994+
3995+ printk("\tTMAC_TXD_2:\n");
3996+ /* DW2 */
3997+ /* Subtype [3:0] */
3998+ printk("\t\tsub_type = %ld\n", FIELD_GET(MT_TXD2_SUB_TYPE, txd->txd_2));
3999+
4000+ /* Type[5:4] */
4001+ printk("\t\tfrm_type = %ld\n", FIELD_GET(MT_TXD2_FRAME_TYPE, txd->txd_2));
4002+
4003+ /* NDP [6] */
4004+ printk("\t\tNDP = %d\n", ((txd->txd_2 & MT_TXD2_NDP) ? 1 : 0));
4005+
4006+ /* NDPA [7] */
4007+ printk("\t\tNDPA = %d\n", ((txd->txd_2 & MT_TXD2_NDPA) ? 1 : 0));
4008+
4009+ /* SD [8] */
4010+ printk("\t\tSounding = %d\n", ((txd->txd_2 & MT_TXD2_SOUNDING) ? 1 : 0));
4011+
4012+ /* RTS [9] */
4013+ printk("\t\tRTS = %d\n", ((txd->txd_2 & MT_TXD2_RTS) ? 1 : 0));
4014+
4015+ /* BM [10] */
4016+ printk("\t\tbc_mc_pkt = %d\n", ((txd->txd_2 & MT_TXD2_MULTICAST) ? 1 : 0));
4017+
4018+ /* B [11] */
4019+ printk("\t\tBIP = %d\n", ((txd->txd_2 & MT_TXD2_BIP) ? 1 : 0));
4020+
4021+ /* DU [12] */
4022+ printk("\t\tDuration = %d\n", ((txd->txd_2 & MT_TXD2_DURATION) ? 1 : 0));
4023+
4024+ /* HE [13] */
4025+ printk("\t\tHE(HTC Exist) = %d\n", ((txd->txd_2 & MT_TXD2_HTC_VLD) ? 1 : 0));
4026+
4027+ /* FRAG [15:14] */
4028+ printk("\t\tFRAG = %ld\n", FIELD_GET(MT_TXD2_FRAG, txd->txd_2));
4029+
4030+
4031+ /* Remaining Life Time [23:16]*/
4032+ printk("\t\tReamingLife/MaxTx time = %ld (unit: 64TU)\n",
4033+ FIELD_GET(MT_TXD2_MAX_TX_TIME, txd->txd_2));
4034+
4035+ /* Power Offset [29:24] */
4036+ printk("\t\tpwr_offset = %ld\n", FIELD_GET(MT_TXD2_POWER_OFFSET, txd->txd_2));
4037+
4038+ /* FRM [30] */
4039+ printk("\t\tfix rate mode = %d\n", (txd->txd_2 & MT_TXD2_FIXED_RATE) ? 1 : 0);
4040+
4041+ /* FR[31] */
4042+ printk("\t\tfix rate = %d\n", (txd->txd_2 & MT_TXD2_FIX_RATE) ? 1 : 0);
4043+
4044+
4045+ printk("\tTMAC_TXD_3:\n");
4046+
4047+ /* DW3 */
4048+ /* NA [0] */
4049+ printk("\t\tNoAck = %d\n", (txd->txd_3 & MT_TXD3_NO_ACK) ? 1 : 0);
4050+
4051+ /* PF [1] */
4052+ printk("\t\tPF = %d\n", (txd->txd_3 & MT_TXD3_PROTECT_FRAME) ? 1 : 0);
4053+
4054+ /* EMRD [2] */
4055+ printk("\t\tEMRD = %d\n", (txd->txd_3 & MT_TXD3_EMRD) ? 1 : 0);
4056+
4057+ /* EEOSP [3] */
4058+ printk("\t\tEEOSP = %d\n", (txd->txd_3 & MT_TXD3_EEOSP) ? 1 : 0);
4059+
4060+ /* DAS [4] */
4061+ printk("\t\tda_select = %d\n", (txd->txd_3 & MT_TXD3_DAS) ? 1 : 0);
4062+
4063+ /* TM [5] */
4064+ printk("\t\ttm = %d\n", (txd->txd_3 & MT_TXD3_TIMING_MEASURE) ? 1 : 0);
4065+
4066+ /* TX Count [10:6] */
4067+ printk("\t\ttx_cnt = %ld\n", FIELD_GET(MT_TXD3_TX_COUNT, txd->txd_3));
4068+
4069+ /* Remaining TX Count [15:11] */
4070+ printk("\t\tremain_tx_cnt = %ld\n", FIELD_GET(MT_TXD3_REM_TX_COUNT, txd->txd_3));
4071+
4072+ /* SN [27:16] */
4073+ printk("\t\tsn = %ld\n", FIELD_GET(MT_TXD3_SEQ, txd->txd_3));
4074+
4075+ /* BA_DIS [28] */
4076+ printk("\t\tba dis = %d\n", (txd->txd_3 & MT_TXD3_BA_DISABLE) ? 1 : 0);
4077+
4078+ /* Power Management [29] */
4079+ printk("\t\tpwr_mgmt = 0x%x\n", (txd->txd_3 & MT_TXD3_SW_POWER_MGMT) ? 1 : 0);
4080+
4081+ /* PN_VLD [30] */
4082+ printk("\t\tpn_vld = %d\n", (txd->txd_3 & MT_TXD3_PN_VALID) ? 1 : 0);
4083+
4084+ /* SN_VLD [31] */
4085+ printk("\t\tsn_vld = %d\n", (txd->txd_3 & MT_TXD3_SN_VALID) ? 1 : 0);
4086+
4087+
4088+ /* DW4 */
4089+ printk("\tTMAC_TXD_4:\n");
4090+
4091+ /* PN_LOW [31:0] */
4092+ printk("\t\tpn_low = 0x%lx\n", FIELD_GET(MT_TXD4_PN_LOW, txd->txd_4));
4093+
4094+
4095+ /* DW5 */
4096+ printk("\tTMAC_TXD_5:\n");
4097+
4098+ /* PID [7:0] */
4099+ printk("\t\tpid = %ld\n", FIELD_GET(MT_TXD5_PID, txd->txd_5));
4100+
4101+ /* TXSFM [8] */
4102+ printk("\t\ttx_status_fmt = %d\n", (txd->txd_5 & MT_TXD5_TX_STATUS_FMT) ? 1 : 0);
4103+
4104+ /* TXS2M [9] */
4105+ printk("\t\ttx_status_2_mcu = %d\n", (txd->txd_5 & MT_TXD5_TX_STATUS_MCU) ? 1 : 0);
4106+
4107+ /* TXS2H [10] */
4108+ printk("\t\ttx_status_2_host = %d\n", (txd->txd_5 & MT_TXD5_TX_STATUS_HOST) ? 1 : 0);
4109+
4110+ /* ADD_BA [14] */
4111+ printk("\t\tADD_BA = %d\n", (txd->txd_5 & MT_TXD5_ADD_BA) ? 1 : 0);
4112+
4113+ /* MD [15] */
4114+ printk("\t\tMD = %d\n", (txd->txd_5 & MT_TXD5_MD) ? 1 : 0);
4115+
4116+ /* PN_HIGH [31:16] */
4117+ printk("\t\tpn_high = 0x%lx\n", FIELD_GET(MT_TXD5_PN_HIGH, txd->txd_5));
4118+
4119+ /* DW6 */
4120+ printk("\tTMAC_TXD_6:\n");
4121+
4122+ if (txd->txd_2 & MT_TXD2_FIX_RATE) {
4123+ /* Fixed BandWidth mode [2:0] */
4124+ printk("\t\tbw = %ld\n", FIELD_GET(MT_TXD6_BW, txd->txd_6));
4125+
4126+ /* DYN_BW [3] */
4127+ printk("\t\tdyn_bw = %d\n", (txd->txd_6 & MT_TXD6_DYN_BW) ? 1 : 0);
4128+
4129+ /* ANT_ID [7:4] */
4130+ printk("\t\tant_id = %ld\n", FIELD_GET(MT_TXD6_ANT_ID, txd->txd_6));
4131+
4132+ /* SPE_IDX_SEL [10] */
4133+ printk("\t\tspe_idx_sel = %d\n", (txd->txd_6 & MT_TXD6_SPE_ID_IDX) ? 1 : 0);
4134+
4135+ /* LDPC [11] */
4136+ printk("\t\tldpc = %d\n", (txd->txd_6 & MT_TXD6_LDPC) ? 1 : 0);
4137+
4138+ /* HELTF Type[13:12] */
4139+ printk("\t\tHELTF Type = %ld\n", FIELD_GET(MT_TXD6_HELTF, txd->txd_6));
4140+
4141+ /* GI Type [15:14] */
4142+ printk("\t\tGI = %ld\n", FIELD_GET(MT_TXD6_SGI, txd->txd_6));
4143+
4144+ /* Rate to be Fixed [29:16] */
4145+ printk("\t\ttx_rate = 0x%lx\n", FIELD_GET(MT_TXD6_TX_RATE, txd->txd_6));
4146+ }
4147+
4148+ /* TXEBF [30] */
4149+ printk("\t\ttxebf = %d\n", (txd->txd_6 & MT_TXD6_TX_EBF) ? 1 : 0);
4150+
4151+ /* TXIBF [31] */
4152+ printk("\t\ttxibf = %d\n", (txd->txd_6 & MT_TXD6_TX_IBF) ? 1 : 0);
4153+
4154+ /* DW7 */
4155+ printk("\tTMAC_TXD_7:\n");
4156+
4157+ if ((txd->txd_1 & MT_TXD1_VTA) == 0) {
4158+ /* SW Tx Time [9:0] */
4159+ printk("\t\tsw_tx_time = %ld\n", FIELD_GET(MT_TXD7_TX_TIME, txd->txd_7));
4160+ } else {
4161+ /* TXD Arrival Time [9:0] */
4162+ printk("\t\tat = %ld\n", FIELD_GET(MT_TXD7_TAT, txd->txd_7));
4163+ }
4164+
4165+ /* HW_AMSDU_CAP [10] */
4166+ printk("\t\thw amsdu cap = %d\n",(txd->txd_7 & MT_TXD7_HW_AMSDU) ? 1 : 0);
4167+
4168+ /* SPE_IDX [15:11] */
4169+ if (txd->txd_2 & MT_TXD2_FIX_RATE) {
4170+ printk("\t\tspe_idx = 0x%lx\n", FIELD_GET(MT_TXD7_SPE_IDX, txd->txd_7));
4171+ }
4172+
4173+ /* PSE_FID [27:16] */
4174+ printk("\t\tpse_fid = 0x%lx\n", FIELD_GET(MT_TXD7_PSE_FID, txd->txd_7));
4175+
4176+ /* Subtype [19:16] */
4177+ printk("\t\tpp_sub_type=%ld\n", FIELD_GET(MT_TXD7_SUB_TYPE, txd->txd_7));
4178+
4179+ /* Type [21:20] */
4180+ printk("\t\tpp_type=%ld\n", FIELD_GET(MT_TXD7_TYPE, txd->txd_7));
4181+
4182+ /* CTXD_CNT [25:23] */
4183+ printk("\t\tctxd cnt=0x%lx\n", FIELD_GET(MT_TXD7_CTXD_CNT, txd->txd_7));
4184+
4185+ /* CTXD [26] */
4186+ printk("\t\tctxd = %d\n", (txd->txd_7 & MT_TXD7_CTXD) ? 1 : 0);
4187+
4188+ /* I [28] */
4189+ printk("\t\ti = %d\n", (txd->txd_7 & MT_TXD7_IP_SUM) ? 1 : 0);
4190+
4191+ /* UT [29] */
4192+ printk("\t\tUT = %d\n", (txd->txd_7 & MT_TXD7_UDP_TCP_SUM) ? 1 : 0);
4193+
4194+ /* TXDLEN [31:30] */
4195+ printk("\t\t txd len= %ld\n", FIELD_GET(MT_TXD7_TXD_LEN, txd->txd_7));
4196+}
4197+
4198+
4199+static int mt7915_token_txd_read(struct seq_file *s, void *data)
4200+{
4201+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
4202+ struct mt76_txwi_cache *t;
4203+ u8* txwi;
4204+
4205+ seq_printf(s, "\n");
4206+ spin_lock_bh(&dev->mt76.token_lock);
4207+
4208+ t = idr_find(&dev->mt76.token, dev->dbg.token_idx);
4209+
4210+ spin_unlock_bh(&dev->mt76.token_lock);
4211+ if (t != NULL) {
4212+ struct mt76_dev *mdev = &dev->mt76;
4213+ txwi = ((u8*)(t)) - (mdev->drv->txwi_size);
4214+ mt7915_dump_tmac_info((u8*) txwi);
4215+ seq_printf(s, "\n");
4216+ printk("[SKB]\n");
4217+ print_hex_dump(KERN_ERR , "", DUMP_PREFIX_OFFSET, 16, 1, (u8 *)t->skb->data, t->skb->len, false);
4218+ seq_printf(s, "\n");
4219+ }
4220+ return 0;
4221+}
4222+
4223+static int mt7915_amsduinfo_read(struct seq_file *s, void *data)
4224+{
4225+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
4226+ u32 ple_stat[8] = {0}, total_amsdu = 0;
4227+ u8 i;
4228+
4229+ for (i = 0; i < 8; i++)
4230+ ple_stat[i] = mt76_rr(dev, MT_DBG_PLE_AMSDU_PACK_MSDU_CNT(i));
4231+
4232+ seq_printf(s, "TXD counter status of MSDU:\n");
4233+
4234+ for (i = 0; i < 8; i++)
4235+ total_amsdu += ple_stat[i];
4236+
4237+ for (i = 0; i < 8; i++) {
4238+ seq_printf(s, "AMSDU pack count of %d MSDU in TXD: 0x%x ", i + 1, ple_stat[i]);
4239+ if (total_amsdu != 0)
4240+ seq_printf(s, "(%d%%)\n", ple_stat[i] * 100 / total_amsdu);
4241+ else
4242+ seq_printf(s, "\n");
4243+ }
4244+
4245+ return 0;
4246+
4247+}
4248+
4249+static int mt7915_agginfo_read_per_band(struct seq_file *s, int band_idx)
4250+{
4251+ struct mt7915_dev *dev = dev_get_drvdata(s->private);
4252+ u32 value, idx, agg_rang_sel[15], ampdu_cnt[11], total_ampdu = 0;
4253+
4254+ seq_printf(s, "Band %d AGG Status\n", band_idx);
4255+ seq_printf(s, "===============================\n");
4256+ value = mt76_rr(dev, MT_DBG_AGG_AALCR0(band_idx));
4257+ seq_printf(s, "AC00 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4258+ seq_printf(s, "AC01 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4259+ seq_printf(s, "AC02 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4260+ seq_printf(s, "AC03 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4261+
4262+ value = mt76_rr(dev, MT_DBG_AGG_AALCR1(band_idx));
4263+ seq_printf(s, "AC10 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4264+ seq_printf(s, "AC11 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4265+ seq_printf(s, "AC12 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4266+ seq_printf(s, "AC13 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4267+
4268+ value = mt76_rr(dev, MT_DBG_AGG_AALCR2(band_idx));
4269+ seq_printf(s, "AC20 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4270+ seq_printf(s, "AC21 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4271+ seq_printf(s, "AC22 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4272+ seq_printf(s, "AC23 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4273+
4274+ value = mt76_rr(dev, MT_DBG_AGG_AALCR3(band_idx));
4275+ seq_printf(s, "AC30 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx0_AGG_LIMIT_MASK, value));
4276+ seq_printf(s, "AC31 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx1_AGG_LIMIT_MASK, value));
4277+ seq_printf(s, "AC32 Agg limit = %ld\t", FIELD_GET(MT_DBG_AGG_AALCR_ACx2_AGG_LIMIT_MASK, value));
4278+ seq_printf(s, "AC33 Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR_ACx3_AGG_LIMIT_MASK, value));
4279+
4280+ value = mt76_rr(dev, MT_DBG_AGG_AALCR4(band_idx));
4281+ seq_printf(s, "ALTX Agg limit = %ld\n", FIELD_GET(MT_DBG_AGG_AALCR4_ALTX0_AGG_LIMIT_MASK, value));
4282+
4283+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 0));
4284+ seq_printf(s, "Winsize0 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE0_MASK, value));
4285+ seq_printf(s, "Winsize1 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE1_MASK, value));
4286+ seq_printf(s, "Winsize2 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE2_MASK, value));
4287+ seq_printf(s, "Winsize3 limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR0_WINSIZE3_MASK, value));
4288+
4289+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 1));
4290+ seq_printf(s, "Winsize4 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE4_MASK, value));
4291+ seq_printf(s, "Winsize5 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE5_MASK, value));
4292+ seq_printf(s, "Winsize6 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE6_MASK, value));
4293+ seq_printf(s, "Winsize7 limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR1_WINSIZE7_MASK, value));
4294+
4295+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 2));
4296+ seq_printf(s, "Winsize8 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZE8_MASK, value));
4297+ seq_printf(s, "Winsize9 limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZE9_MASK, value));
4298+ seq_printf(s, "WinsizeA limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZEA_MASK, value));
4299+ seq_printf(s, "WinsizeB limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR2_WINSIZEB_MASK, value));
4300+
4301+
4302+ value = mt76_rr(dev, MT_DBG_AGG_AWSCR(band_idx, 3));
4303+ seq_printf(s, "WinsizeC limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR3_WINSIZEC_MASK, value));
4304+ seq_printf(s, "WinsizeD limit = %ld\t", FIELD_GET(MT_DBG_AGG_AWSCR3_WINSIZED_MASK, value));
4305+ seq_printf(s, "WinsizeE limit = %ld\n", FIELD_GET(MT_DBG_AGG_AWSCR3_WINSIZEE_MASK, value));
4306+
4307+ seq_printf(s, "===AMPDU Related Counters===\n");
4308+
4309+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 0));
4310+ agg_rang_sel[0] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL0_MASK, value);
4311+ agg_rang_sel[1] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL1_MASK, value);
4312+ agg_rang_sel[2] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL2_MASK, value);
4313+ agg_rang_sel[3] = FIELD_GET(MT_DBG_MIB_M0ARNG0_AGG_RANG_SEL3_MASK, value);
4314+
4315+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 1));
4316+ agg_rang_sel[4] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL4_MASK, value);
4317+ agg_rang_sel[5] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL5_MASK, value);
4318+ agg_rang_sel[6] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL6_MASK, value);
4319+ agg_rang_sel[7] = FIELD_GET(MT_DBG_MIB_M0ARNG1_AGG_RANG_SEL7_MASK, value);
4320+
4321+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 2));
4322+ agg_rang_sel[8] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL8_MASK, value);
4323+ agg_rang_sel[9] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL9_MASK, value);
4324+ agg_rang_sel[10] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL10_MASK, value);
4325+ agg_rang_sel[11] = FIELD_GET(MT_DBG_MIB_M0ARNG2_AGG_RANG_SEL11_MASK, value);
4326+
4327+ value = mt76_rr(dev, MT_DBG_MIB_M0ARNG(band_idx, 3));
4328+ agg_rang_sel[12] = FIELD_GET(MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL12_MASK, value);
4329+ agg_rang_sel[13] = FIELD_GET(MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL13_MASK, value);
4330+ agg_rang_sel[14] = FIELD_GET(MT_DBG_MIB_M0ARNG3_AGG_RANG_SEL14_MASK, value);
4331+
4332+ /* Need to add 1 after read from AGG_RANG_SEL CR */
4333+ for (idx = 0; idx < 15; idx++)
4334+ agg_rang_sel[idx]++;
4335+
4336+ ampdu_cnt[3] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 0));
4337+ ampdu_cnt[4] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 1));
4338+ ampdu_cnt[5] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 2));
4339+ ampdu_cnt[6] = mt76_rr(dev, MT_DBG_MIB_M0DR2(band_idx, 3));
4340+ ampdu_cnt[7] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 0));
4341+ ampdu_cnt[8] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 1));
4342+ ampdu_cnt[9] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 2));
4343+ ampdu_cnt[10] = mt76_rr(dev, MT_DBG_MIB_M0DR13(band_idx, 3));
4344+
4345+ seq_printf(s, "\tTx Agg Range: \t%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d \t%d~%d\n",
4346+ agg_rang_sel[0],
4347+ agg_rang_sel[0] + 1, agg_rang_sel[1],
4348+ agg_rang_sel[1] + 1, agg_rang_sel[2],
4349+ agg_rang_sel[2] + 1, agg_rang_sel[3],
4350+ agg_rang_sel[3] + 1, agg_rang_sel[4],
4351+ agg_rang_sel[4] + 1, agg_rang_sel[5],
4352+ agg_rang_sel[5] + 1, agg_rang_sel[6],
4353+ agg_rang_sel[6] + 1, agg_rang_sel[7]);
4354+
4355+#define BIT_0_to_15_MASK 0x0000FFFF
4356+#define BIT_15_to_31_MASK 0xFFFF0000
4357+#define SHFIT_16_BIT 16
4358+
4359+ for (idx = 3; idx < 11; idx++)
4360+ total_ampdu = total_ampdu + (ampdu_cnt[idx] & BIT_0_to_15_MASK) + ((ampdu_cnt[idx] & BIT_15_to_31_MASK) >> SHFIT_16_BIT);
4361+
4362+ seq_printf(s, "\t\t\t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx\n",
4363+ (ampdu_cnt[3]) & MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK,
4364+ FIELD_GET(MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK, ampdu_cnt[3]),
4365+ (ampdu_cnt[4]) & MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK,
4366+ FIELD_GET(MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK, ampdu_cnt[4]),
4367+ (ampdu_cnt[5]) & MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK,
4368+ FIELD_GET(MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK, ampdu_cnt[5]),
4369+ (ampdu_cnt[6]) & MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK,
4370+ FIELD_GET(MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK, ampdu_cnt[6]));
4371+
4372+ if (total_ampdu != 0) {
4373+ seq_printf(s, "\t\t\t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%)\n",
4374+ ((ampdu_cnt[3]) & MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK) * 100 / total_ampdu,
4375+ FIELD_GET(MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK, ampdu_cnt[3]) * 100 / total_ampdu,
4376+ ((ampdu_cnt[4]) & MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK) * 100 / total_ampdu,
4377+ FIELD_GET(MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK, ampdu_cnt[4]) * 100 / total_ampdu,
4378+ ((ampdu_cnt[5]) & MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK) * 100 / total_ampdu,
4379+ FIELD_GET(MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK, ampdu_cnt[5]) * 100 / total_ampdu,
4380+ ((ampdu_cnt[6]) & MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK) * 100 / total_ampdu,
4381+ FIELD_GET(MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK, ampdu_cnt[6]) * 100 / total_ampdu);
4382+ }
4383+
4384+ seq_printf(s, "\t\t\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~%d\t%d~256\n",
4385+ agg_rang_sel[7] + 1, agg_rang_sel[8],
4386+ agg_rang_sel[8] + 1, agg_rang_sel[9],
4387+ agg_rang_sel[9] + 1, agg_rang_sel[10],
4388+ agg_rang_sel[10] + 1, agg_rang_sel[11],
4389+ agg_rang_sel[11] + 1, agg_rang_sel[12],
4390+ agg_rang_sel[12] + 1, agg_rang_sel[13],
4391+ agg_rang_sel[13] + 1, agg_rang_sel[14],
4392+ agg_rang_sel[14] + 1);
4393+
4394+ seq_printf(s, "\t\t\t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx \t0x%lx\n",
4395+ (ampdu_cnt[7]) & MT_DBG_MIB_M0DR13_TRX_AGG_RANGE8_CNT_MASK,
4396+ FIELD_GET(MT_DBG_MIB_M0DR13_TRX_AGG_RANGE9_CNT_MASK, ampdu_cnt[7]),
4397+ (ampdu_cnt[8]) & MT_DBG_MIB_M0DR14_TRX_AGG_RANGE10_CNT_MASK,
4398+ FIELD_GET(MT_DBG_MIB_M0DR14_TRX_AGG_RANGE11_CNT_MASK, ampdu_cnt[8]),
4399+ (ampdu_cnt[9]) & MT_DBG_MIB_M0DR15_TRX_AGG_RANGE12_CNT_MASK,
4400+ FIELD_GET(MT_DBG_MIB_M0DR15_TRX_AGG_RANGE13_CNT_MASK, ampdu_cnt[9]),
4401+ (ampdu_cnt[10]) & MT_DBG_MIB_M0DR16_TRX_AGG_RANGE14_CNT_MASK,
4402+ FIELD_GET(MT_DBG_MIB_M0DR16_TRX_AGG_RANGE15_CNT_MASK, ampdu_cnt[10]));
4403+
4404+ if (total_ampdu != 0) {
4405+ seq_printf(s, "\t\t\t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%) \t(%ld%%)\n",
4406+ ((ampdu_cnt[7]) & MT_DBG_MIB_M0DR2_TRX_AGG_RANGE0_CNT_MASK) * 100 / total_ampdu,
4407+ FIELD_GET(MT_DBG_MIB_M0DR2_TRX_AGG_RANGE1_CNT_MASK, ampdu_cnt[7]) * 100 / total_ampdu,
4408+ ((ampdu_cnt[8]) & MT_DBG_MIB_M0DR3_TRX_AGG_RANGE2_CNT_MASK) * 100 / total_ampdu,
4409+ FIELD_GET(MT_DBG_MIB_M0DR3_TRX_AGG_RANGE3_CNT_MASK, ampdu_cnt[8]) * 100 / total_ampdu,
4410+ ((ampdu_cnt[9]) & MT_DBG_MIB_M0DR4_TRX_AGG_RANGE4_CNT_MASK) * 100 / total_ampdu,
4411+ FIELD_GET(MT_DBG_MIB_M0DR4_TRX_AGG_RANGE5_CNT_MASK, ampdu_cnt[9]) * 100 / total_ampdu,
4412+ ((ampdu_cnt[10]) & MT_DBG_MIB_M0DR5_TRX_AGG_RANGE6_CNT_MASK) * 100 / total_ampdu,
4413+ FIELD_GET(MT_DBG_MIB_M0DR5_TRX_AGG_RANGE7_CNT_MASK, ampdu_cnt[10]) * 100 / total_ampdu);
4414+ }
4415+
4416+ return 0;
4417+}
4418+
4419+static int mt7915_agginfo_read_band0(struct seq_file *s, void *data)
4420+{
4421+ mt7915_agginfo_read_per_band(s, 0);
4422+ return 0;
4423+}
4424+
4425+static int mt7915_agginfo_read_band1(struct seq_file *s, void *data)
4426+{
4427+ mt7915_agginfo_read_per_band(s, 1);
4428+ return 0;
4429+}
4430+
4431+/*usage: <en> <num> <len>
4432+ en: BIT(16) 0: sw amsdu 1: hw amsdu
4433+ num: GENMASK(15, 8) range 1-8
4434+ len: GENMASK(7, 0) unit: 256 bytes */
4435+static int mt7915_sta_tx_amsdu_set(void *data, u64 tx_amsdu)
4436+{
4437+/* UWTBL DW 6 */
4438+#define WTBL_AMSDU_LEN_MASK GENMASK(5, 0)
4439+#define WTBL_AMSDU_NUM_MASK GENMASK(8, 6)
4440+#define WTBL_AMSDU_EN_MASK BIT(9)
4441+#define UWTBL_HW_AMSDU_DW 6
4442+
4443+ struct mt7915_dev *dev = data;
4444+ u32 len = FIELD_GET(GENMASK(7, 0), tx_amsdu);
4445+ u32 num = FIELD_GET(GENMASK(15, 8), tx_amsdu);
4446+ u32 uwtbl;
4447+
4448+ mt7915_wtbl_read_raw(dev, dev->wlan_idx, WTBL_TYPE_UMAC,
4449+ UWTBL_HW_AMSDU_DW, 1, &uwtbl);
4450+
4451+ if (len) {
4452+ uwtbl &= ~WTBL_AMSDU_LEN_MASK;
4453+ uwtbl |= FIELD_PREP(WTBL_AMSDU_LEN_MASK, len);
4454+ }
4455+
4456+ uwtbl &= ~WTBL_AMSDU_NUM_MASK;
4457+ uwtbl |= FIELD_PREP(WTBL_AMSDU_NUM_MASK, num);
4458+
4459+ if (tx_amsdu & BIT(16))
4460+ uwtbl |= WTBL_AMSDU_EN_MASK;
4461+
4462+ mt7915_wtbl_write_raw(dev, dev->wlan_idx, WTBL_TYPE_UMAC,
4463+ UWTBL_HW_AMSDU_DW, uwtbl);
4464+
4465+ return 0;
4466+}
4467+
4468+DEFINE_DEBUGFS_ATTRIBUTE(fops_tx_amsdu, NULL,
4469+ mt7915_sta_tx_amsdu_set, "%llx\n");
4470+
4471+static int mt7915_red_enable_set(void *data, u64 en)
4472+{
4473+ struct mt7915_dev *dev = data;
4474+
4475+ return mt7915_mcu_set_red(dev, en);
4476+}
4477+DEFINE_DEBUGFS_ATTRIBUTE(fops_red_en, NULL,
4478+ mt7915_red_enable_set, "%llx\n");
4479+
4480+static int mt7915_red_show_sta_set(void *data, u64 wlan_idx)
4481+{
4482+ struct mt7915_dev *dev = data;
4483+
4484+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET),
4485+ MCU_WA_PARAM_RED_SHOW_STA,
4486+ wlan_idx, 0, true);
4487+
4488+ return 0;
4489+}
4490+DEFINE_DEBUGFS_ATTRIBUTE(fops_red_show_sta, NULL,
4491+ mt7915_red_show_sta_set, "%llx\n");
4492+
4493+static int mt7915_red_target_dly_set(void *data, u64 delay)
4494+{
4495+ struct mt7915_dev *dev = data;
4496+
4497+ if (delay > 0 && delay <= 32767)
4498+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET),
4499+ MCU_WA_PARAM_RED_TARGET_DELAY,
4500+ delay, 0, true);
4501+
4502+ return 0;
4503+}
4504+DEFINE_DEBUGFS_ATTRIBUTE(fops_red_target_dly, NULL,
4505+ mt7915_red_target_dly_set, "%llx\n");
4506+
4507+static int
4508+mt7915_txpower_level_set(void *data, u64 val)
4509+{
4510+ struct mt7915_dev *dev = data;
4511+ struct mt7915_phy *ext_phy = mt7915_ext_phy(dev);
4512+ mt7915_mcu_set_txpower_level(&dev->phy, val);
4513+ if (ext_phy)
4514+ mt7915_mcu_set_txpower_level(ext_phy, val);
4515+
4516+ return 0;
4517+}
4518+
4519+DEFINE_DEBUGFS_ATTRIBUTE(fops_txpower_level, NULL,
4520+ mt7915_txpower_level_set, "%lld\n");
4521+
4522+/* usage: echo 0x[arg3][arg2][arg1] > fw_wa_set */
4523+static int
4524+mt7915_wa_set(void *data, u64 val)
4525+{
4526+ struct mt7915_dev *dev = data;
4527+ u32 arg1, arg2, arg3;
4528+
4529+ arg1 = FIELD_GET(GENMASK_ULL(7, 0), val);
4530+ arg2 = FIELD_GET(GENMASK_ULL(15, 8), val);
4531+ arg3 = FIELD_GET(GENMASK_ULL(23, 16), val);
4532+
4533+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(SET), arg1, arg2, arg3, false);
4534+
4535+ return 0;
4536+}
4537+
4538+DEFINE_DEBUGFS_ATTRIBUTE(fops_wa_set, NULL, mt7915_wa_set,
4539+ "0x%llx\n");
4540+/* usage: echo 0x[arg3][arg2][arg1] > fw_wa_query */
4541+static int
4542+mt7915_wa_query(void *data, u64 val)
4543+{
4544+ struct mt7915_dev *dev = data;
4545+ u32 arg1, arg2, arg3;
4546+
4547+ arg1 = FIELD_GET(GENMASK_ULL(7, 0), val);
4548+ arg2 = FIELD_GET(GENMASK_ULL(15, 8), val);
4549+ arg3 = FIELD_GET(GENMASK_ULL(23, 16), val);
4550+
4551+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(QUERY), arg1, arg2, arg3, false);
4552+
4553+ return 0;
4554+}
4555+
4556+DEFINE_DEBUGFS_ATTRIBUTE(fops_wa_query, NULL, mt7915_wa_query,
4557+ "0x%llx\n");
4558+/* set wa debug level
4559+ usage:
4560+ echo 0x[arg] > fw_wa_debug
4561+ bit0 : DEBUG_WIFI_TX
4562+ bit1 : DEBUG_CMD_EVENT
4563+ bit2 : DEBUG_RED
4564+ bit3 : DEBUG_WARN
4565+ bit4 : DEBUG_WIFI_RX
4566+ bit5 : DEBUG_TIME_STAMP
4567+ bit6 : DEBUG_TX_FREE_DONE_EVENT
4568+ bit12 : DEBUG_WIFI_TXD */
4569+static int
4570+mt7915_wa_debug(void *data, u64 val)
4571+{
4572+ struct mt7915_dev *dev = data;
4573+ u32 arg;
4574+
4575+ arg = FIELD_GET(GENMASK_ULL(15, 0), val);
4576+
4577+ mt7915_dbg_mcu_wa_cmd(dev, MCU_WA_PARAM_CMD(DEBUG), arg, 0, 0, false);
4578+
4579+ return 0;
4580+}
4581+
4582+DEFINE_DEBUGFS_ATTRIBUTE(fops_wa_debug, NULL, mt7915_wa_debug,
4583+ "0x%llx\n");
4584+
4585+int mt7915_mtk_init_debugfs(struct mt7915_phy *phy, struct dentry *dir)
4586+{
4587+ struct mt7915_dev *dev = phy->dev;
4588+ u32 device_id = (dev->mt76.rev) >> 16;
4589+ int i = 0;
4590+
4591+ for (i = 0; i < ARRAY_SIZE(dbg_reg_s); i++) {
4592+ if (device_id == dbg_reg_s[i].id) {
4593+ dev->dbg_reg = &dbg_reg_s[i];
4594+ break;
4595+ }
4596+ }
4597+
4598+ mt7915_mcu_fw_log_2_host(dev, MCU_FW_LOG_WM, 0);
4599+
4600+ debugfs_create_file("fw_debug_module", 0600, dir, dev,
4601+ &fops_fw_debug_module);
4602+ debugfs_create_file("fw_debug_level", 0600, dir, dev,
4603+ &fops_fw_debug_level);
4604+
developer68e1eb22022-05-09 17:02:12 +08004605+ debugfs_create_devm_seqfile(dev->mt76.dev, "sta_info", dir,
4606+ mt7915_sta_info);
developere2cc0fa2022-03-29 17:31:03 +08004607+ debugfs_create_devm_seqfile(dev->mt76.dev, "wtbl_info", dir,
4608+ mt7915_wtbl_read);
4609+ debugfs_create_devm_seqfile(dev->mt76.dev, "uwtbl_info", dir,
4610+ mt7915_uwtbl_read);
4611+
4612+ debugfs_create_devm_seqfile(dev->mt76.dev, "tr_info", dir,
4613+ mt7915_trinfo_read);
4614+
4615+ debugfs_create_devm_seqfile(dev->mt76.dev, "drr_info", dir,
4616+ mt7915_drr_info);
4617+
4618+ debugfs_create_devm_seqfile(dev->mt76.dev, "ple_info", dir,
4619+ mt7915_pleinfo_read);
4620+
4621+ debugfs_create_devm_seqfile(dev->mt76.dev, "pse_info", dir,
4622+ mt7915_pseinfo_read);
4623+
4624+ debugfs_create_devm_seqfile(dev->mt76.dev, "mib_info0", dir,
4625+ mt7915_mibinfo_band0);
4626+ debugfs_create_devm_seqfile(dev->mt76.dev, "mib_info1", dir,
4627+ mt7915_mibinfo_band1);
4628+
4629+ debugfs_create_u32("token_idx", 0600, dir, &dev->dbg.token_idx);
4630+ debugfs_create_devm_seqfile(dev->mt76.dev, "token", dir,
4631+ mt7915_token_read);
4632+ debugfs_create_devm_seqfile(dev->mt76.dev, "token_txd", dir,
4633+ mt7915_token_txd_read);
4634+
4635+ debugfs_create_devm_seqfile(dev->mt76.dev, "amsdu_info", dir,
4636+ mt7915_amsduinfo_read);
4637+
4638+ debugfs_create_devm_seqfile(dev->mt76.dev, "agg_info0", dir,
4639+ mt7915_agginfo_read_band0);
4640+ debugfs_create_devm_seqfile(dev->mt76.dev, "agg_info1", dir,
4641+ mt7915_agginfo_read_band1);
4642+
4643+ debugfs_create_file("tx_amsdu", 0600, dir, dev, &fops_tx_amsdu);
4644+
4645+ debugfs_create_file("fw_wa_query", 0600, dir, dev, &fops_wa_query);
4646+ debugfs_create_file("fw_wa_set", 0600, dir, dev, &fops_wa_set);
4647+ debugfs_create_file("fw_wa_debug", 0600, dir, dev, &fops_wa_debug);
4648+
4649+ debugfs_create_file("red_en", 0600, dir, dev,
4650+ &fops_red_en);
4651+ debugfs_create_file("red_show_sta", 0600, dir, dev,
4652+ &fops_red_show_sta);
4653+ debugfs_create_file("red_target_dly", 0600, dir, dev,
4654+ &fops_red_target_dly);
4655+
4656+ debugfs_create_file("txpower_level", 0400, dir, dev,
4657+ &fops_txpower_level);
4658+
4659+ return 0;
4660+}
4661+#endif
4662diff --git a/mt7915/mtk_mcu.c b/mt7915/mtk_mcu.c
4663new file mode 100644
4664index 00000000..145fe785
4665--- /dev/null
4666+++ b/mt7915/mtk_mcu.c
4667@@ -0,0 +1,51 @@
4668+#include <linux/firmware.h>
4669+#include <linux/fs.h>
4670+#include<linux/inet.h>
4671+#include "mt7915.h"
4672+#include "mcu.h"
4673+#include "mac.h"
4674+
4675+int mt7915_mcu_set_txpower_level(struct mt7915_phy *phy, u8 drop_level)
4676+{
4677+ struct mt7915_dev *dev = phy->dev;
4678+ struct mt7915_sku_val {
4679+ u8 format_id;
4680+ u8 val;
4681+ u8 band;
4682+ u8 _rsv;
4683+ } __packed req = {
4684+ .format_id = 1,
4685+ .band = phy->band_idx,
4686+ .val = !!drop_level,
4687+ };
4688+ int ret;
4689+
4690+ ret = mt76_mcu_send_msg(&dev->mt76,
4691+ MCU_EXT_CMD(TX_POWER_FEATURE_CTRL), &req,
4692+ sizeof(req), true);
4693+ if (ret)
4694+ return ret;
4695+
4696+ req.format_id = 2;
4697+ if ((drop_level > 90 && drop_level < 100) || !drop_level)
4698+ req.val = 0;
4699+ else if (drop_level > 60 && drop_level <= 90)
4700+ /* reduce Pwr for 1 dB. */
4701+ req.val = 2;
4702+ else if (drop_level > 30 && drop_level <= 60)
4703+ /* reduce Pwr for 3 dB. */
4704+ req.val = 6;
4705+ else if (drop_level > 15 && drop_level <= 30)
4706+ /* reduce Pwr for 6 dB. */
4707+ req.val = 12;
4708+ else if (drop_level > 9 && drop_level <= 15)
4709+ /* reduce Pwr for 9 dB. */
4710+ req.val = 18;
4711+ else if (drop_level > 0 && drop_level <= 9)
4712+ /* reduce Pwr for 12 dB. */
4713+ req.val = 24;
4714+
4715+ return mt76_mcu_send_msg(&dev->mt76,
4716+ MCU_EXT_CMD(TX_POWER_FEATURE_CTRL), &req,
4717+ sizeof(req), true);
4718+}
4719diff --git a/tools/fwlog.c b/tools/fwlog.c
developerd8dcbb02022-05-16 11:39:20 +08004720index e5d4a105..3d51d9ec 100644
developere2cc0fa2022-03-29 17:31:03 +08004721--- a/tools/fwlog.c
4722+++ b/tools/fwlog.c
4723@@ -26,7 +26,7 @@ static const char *debugfs_path(const char *phyname, const char *file)
4724 return path;
4725 }
4726
4727-static int mt76_set_fwlog_en(const char *phyname, bool en)
4728+static int mt76_set_fwlog_en(const char *phyname, bool en, char *val)
4729 {
4730 FILE *f = fopen(debugfs_path(phyname, "fw_debug_bin"), "w");
4731
4732@@ -35,7 +35,13 @@ static int mt76_set_fwlog_en(const char *phyname, bool en)
4733 return 1;
4734 }
4735
4736- fprintf(f, "7");
4737+ if (en && val)
4738+ fprintf(f, "%s", val);
4739+ else if (en)
4740+ fprintf(f, "7");
4741+ else
4742+ fprintf(f, "0");
4743+
4744 fclose(f);
4745
4746 return 0;
4747@@ -76,6 +82,7 @@ static void handle_signal(int sig)
4748
4749 int mt76_fwlog(const char *phyname, int argc, char **argv)
4750 {
4751+#define BUF_SIZE 1504
4752 struct sockaddr_in local = {
4753 .sin_family = AF_INET,
4754 .sin_addr.s_addr = INADDR_ANY,
developerd8dcbb02022-05-16 11:39:20 +08004755@@ -84,9 +91,10 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
developere2cc0fa2022-03-29 17:31:03 +08004756 .sin_family = AF_INET,
4757 .sin_port = htons(55688),
4758 };
4759- char buf[1504];
4760+ char *buf = calloc(BUF_SIZE, sizeof(char));
developerd8dcbb02022-05-16 11:39:20 +08004761+ FILE *logfile = NULL;
developere2cc0fa2022-03-29 17:31:03 +08004762 int ret = 0;
4763- int yes = 1;
4764+ /* int yes = 1; */
4765 int s, fd;
4766
4767 if (argc < 1) {
developerd8dcbb02022-05-16 11:39:20 +08004768@@ -99,19 +107,28 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
developere2cc0fa2022-03-29 17:31:03 +08004769 return 1;
4770 }
4771
developerd8dcbb02022-05-16 11:39:20 +08004772+ if (argc == 3) {
4773+ fprintf(stdout, "start logging to file %s\n", argv[2]);
4774+ logfile = fopen(argv[2], "wb");
4775+ if (!logfile) {
4776+ perror("fopen");
4777+ return 1;
4778+ }
4779+ }
4780+
4781 s = socket(PF_INET, SOCK_DGRAM, IPPROTO_UDP);
4782 if (s < 0) {
4783 perror("socket");
4784 return 1;
4785 }
4786
developere2cc0fa2022-03-29 17:31:03 +08004787- setsockopt(s, SOL_SOCKET, SO_BROADCAST, &yes, sizeof(yes));
4788+ /* setsockopt(s, SOL_SOCKET, SO_BROADCAST, &yes, sizeof(yes)); */
4789 if (bind(s, (struct sockaddr *)&local, sizeof(local)) < 0) {
4790 perror("bind");
4791 return 1;
4792 }
4793
4794- if (mt76_set_fwlog_en(phyname, true))
4795+ if (mt76_set_fwlog_en(phyname, true, argv[1]))
4796 return 1;
4797
4798 fd = open(debugfs_path(phyname, "fwlog_data"), O_RDONLY);
developerd8dcbb02022-05-16 11:39:20 +08004799@@ -145,8 +162,8 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
developere2cc0fa2022-03-29 17:31:03 +08004800 if (!r)
4801 continue;
4802
4803- if (len > sizeof(buf)) {
4804- fprintf(stderr, "Length error: %d > %d\n", len, (int)sizeof(buf));
4805+ if (len > BUF_SIZE) {
4806+ fprintf(stderr, "Length error: %d > %d\n", len, BUF_SIZE);
4807 ret = 1;
4808 break;
4809 }
developerd8dcbb02022-05-16 11:39:20 +08004810@@ -164,14 +181,19 @@ int mt76_fwlog(const char *phyname, int argc, char **argv)
4811 break;
4812 }
4813
4814- /* send buf */
4815- sendto(s, buf, len, 0, (struct sockaddr *)&remote, sizeof(remote));
4816+ if (logfile)
4817+ fwrite(buf, 1, len, logfile);
4818+ else
4819+ /* send buf */
4820+ sendto(s, buf, len, 0, (struct sockaddr *)&remote, sizeof(remote));
4821 }
4822
developere2cc0fa2022-03-29 17:31:03 +08004823 close(fd);
4824
4825 out:
4826- mt76_set_fwlog_en(phyname, false);
4827+ mt76_set_fwlog_en(phyname, false, NULL);
4828+ free(buf);
developerd8dcbb02022-05-16 11:39:20 +08004829+ fclose(logfile);
developere2cc0fa2022-03-29 17:31:03 +08004830
4831 return ret;
4832 }
4833--
developerf64861f2022-06-22 11:44:53 +080048342.25.1
developere2cc0fa2022-03-29 17:31:03 +08004835