blob: 9b29598e5640f119bec24654b5c081e31c456458 [file] [log] [blame]
developerc54ce9d2023-01-03 13:30:49 +08001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Copyright (C) 2021 MediaTek Inc.
4 * Author: Sam.Shih <sam.shih@mediatek.com>
5 */
6
7/dts-v1/;
8#include "mt7988.dtsi"
9
10/ {
11 model = "MediaTek MT7988C DSA 10G SD RFB";
12 compatible = "mediatek,mt7988c-dsa-10g-sd",
13 /* Reserve this for DVFS if creating new dts */
14 "mediatek,mt7988";
15 chosen {
16 bootargs = "console=ttyS0,115200n1 loglevel=8 \
17 earlycon=uart8250,mmio32,0x11000000 \
18 root=PARTLABEL=rootfs rootwait \
19 rootfstype=squashfs,f2fs pci=pcie_bus_perf";
20 };
21
22 memory {
23 reg = <0 0x40000000 0 0x10000000>;
24 };
25
26 wsys_adie: wsys_adie@0 {
27 // fpga cases need to manual change adie_id / sku_type for dvt only
28 compatible = "mediatek,rebb-mt7988-adie";
29 adie_id = <7976>;
30 sku_type = <3000>;
31 };
32
33 reg_3p3v: regulator-3p3v {
34 compatible = "regulator-fixed";
35 regulator-name = "fixed-3.3V";
36 regulator-min-microvolt = <3300000>;
37 regulator-max-microvolt = <3300000>;
38 regulator-boot-on;
39 regulator-always-on;
40 };
41};
42
43&fan {
44 pwms = <&pwm 0 50000 0>;
45 status = "okay";
46};
47
48&pwm {
49 status = "okay";
50};
51
52&uart0 {
53 status = "okay";
54};
55
56&spi1 {
57 pinctrl-names = "default";
58 /* pin shared with snfi */
59 pinctrl-0 = <&spic_pins>;
60 status = "disabled";
61};
62
63&pcie0 {
64 pinctrl-names = "default";
65 pinctrl-0 = <&pcie0_pins>;
66 status = "okay";
67};
68
69&pcie1 {
70 pinctrl-names = "default";
71 pinctrl-0 = <&pcie1_pins>;
72 status = "disabled";
73};
74
75&pcie2 {
76 pinctrl-names = "default";
77 pinctrl-0 = <&pcie2_pins>;
78 status = "disabled";
79};
80
81&pcie3 {
82 pinctrl-names = "default";
83 pinctrl-0 = <&pcie3_pins>;
84 status = "okay";
85};
86
87&pio {
88 mdio0_pins: mdio0-pins {
89 mux {
90 function = "mdio";
91 groups = "mdc_mdio0";
92 };
93
94 conf {
95 groups = "mdc_mdio0";
96 drive-strength = <MTK_DRIVE_8mA>;
97 };
98 };
99
developer447cb002023-04-06 17:54:54 +0800100 gbe_led0_pins: gbe-pins {
101 mux {
102 function = "led";
103 groups = "gbe_led0";
104 };
105 };
106
developerc54ce9d2023-01-03 13:30:49 +0800107 pcie0_pins: pcie0-pins {
108 mux {
109 function = "pcie";
110 groups = "pcie_2l_0_pereset", "pcie_clk_req_n0_0",
111 "pcie_wake_n0_0";
112 };
113 };
114
115 pcie1_pins: pcie1-pins {
116 mux {
117 function = "pcie";
118 groups = "pcie_2l_1_pereset", "pcie_clk_req_n1",
119 "pcie_wake_n1_0";
120 };
121 };
122
123 pcie2_pins: pcie2-pins {
124 mux {
125 function = "pcie";
126 groups = "pcie_1l_0_pereset", "pcie_clk_req_n2_0",
127 "pcie_wake_n2_0";
128 };
129 };
130
131 pcie3_pins: pcie3-pins {
132 mux {
133 function = "pcie";
134 groups = "pcie_1l_1_pereset", "pcie_clk_req_n3",
135 "pcie_wake_n3_0";
136 };
137 };
138
139 spic_pins: spi1-pins {
140 mux {
141 function = "spi";
developer1ceb26a2023-02-16 15:43:43 +0800142 groups = "spi1";
developerc54ce9d2023-01-03 13:30:49 +0800143 };
144 };
145
146 mmc0_pins_default: mmc0-pins-default {
147 mux {
148 function = "flash";
149 groups = "sdcard";
150 };
151 };
152
153 mmc0_pins_uhs: mmc0-pins-uhs {
154 mux {
155 function = "flash";
156 groups = "sdcard";
157 };
158 };
159};
160
161&watchdog {
162 status = "disabled";
163};
164
165&eth {
166 pinctrl-names = "default";
developer447cb002023-04-06 17:54:54 +0800167 pinctrl-0 = <&mdio0_pins>, <&gbe_led0_pins>;
developerc54ce9d2023-01-03 13:30:49 +0800168 status = "okay";
169
170 gmac0: mac@0 {
171 compatible = "mediatek,eth-mac";
172 reg = <0>;
173 mac-type = "xgdm";
174 phy-mode = "10gbase-kr";
175
176 fixed-link {
developerf0145c92023-03-23 23:16:17 +0800177 speed = <10000>;
developerc54ce9d2023-01-03 13:30:49 +0800178 full-duplex;
179 pause;
180 };
181 };
182
183 gmac1: mac@1 {
184 compatible = "mediatek,eth-mac";
185 reg = <1>;
186 mac-type = "xgdm";
developerf0145c92023-03-23 23:16:17 +0800187 phy-mode = "usxgmii";
developerc54ce9d2023-01-03 13:30:49 +0800188 phy-handle = <&phy0>;
189 };
190
191 mdio: mdio-bus {
192 #address-cells = <1>;
193 #size-cells = <0>;
developerc4d8da72023-03-16 14:37:28 +0800194 clock-frequency = <10500000>;
developerc54ce9d2023-01-03 13:30:49 +0800195
196 phy0: ethernet-phy@0 {
197 reg = <0>;
198 compatible = "ethernet-phy-ieee802.3-c45";
199 reset-gpios = <&pio 72 1>;
developer265607f2023-03-01 18:37:46 +0800200 reset-assert-us = <100000>;
201 reset-deassert-us = <221000>;
developerc54ce9d2023-01-03 13:30:49 +0800202 };
203
204 switch@0 {
205 compatible = "mediatek,mt7988";
206 reg = <31>;
207 ports {
208 #address-cells = <1>;
209 #size-cells = <0>;
210
211 port@0 {
212 reg = <0>;
213 label = "lan0";
214 phy-mode = "gmii";
215 phy-handle = <&sphy0>;
216 };
217
218 port@1 {
219 reg = <1>;
220 label = "lan1";
221 phy-mode = "gmii";
222 phy-handle = <&sphy1>;
223 };
224
225 port@2 {
226 reg = <2>;
227 label = "lan2";
228 phy-mode = "gmii";
229 phy-handle = <&sphy2>;
230 };
231
232 port@3 {
233 reg = <3>;
234 label = "lan3";
235 phy-mode = "gmii";
236 phy-handle = <&sphy3>;
237 };
238
239 port@6 {
240 reg = <6>;
241 label = "cpu";
242 ethernet = <&gmac0>;
243 phy-mode = "10gbase-kr";
244
245 fixed-link {
246 speed = <10000>;
247 full-duplex;
248 pause;
249 };
250 };
251 };
252
253 mdio {
254 compatible = "mediatek,dsa-slave-mdio";
255 #address-cells = <1>;
256 #size-cells = <0>;
257
258 sphy0: switch_phy0@0 {
259 compatible = "ethernet-phy-id03a2.9481";
260 reg = <0>;
261 phy-mode = "gmii";
262 rext = "efuse";
263 tx_r50 = "efuse";
264 nvmem-cells = <&phy_calibration_p0>;
265 nvmem-cell-names = "phy-cal-data";
266 };
267
268 sphy1: switch_phy1@1 {
269 compatible = "ethernet-phy-id03a2.9481";
270 reg = <1>;
271 phy-mode = "gmii";
272 rext = "efuse";
273 tx_r50 = "efuse";
274 nvmem-cells = <&phy_calibration_p1>;
275 nvmem-cell-names = "phy-cal-data";
276 };
277
278 sphy2: switch_phy2@2 {
279 compatible = "ethernet-phy-id03a2.9481";
280 reg = <2>;
281 phy-mode = "gmii";
282 rext = "efuse";
283 tx_r50 = "efuse";
284 nvmem-cells = <&phy_calibration_p2>;
285 nvmem-cell-names = "phy-cal-data";
286 };
287
288 sphy3: switch_phy3@3 {
289 compatible = "ethernet-phy-id03a2.9481";
290 reg = <3>;
291 phy-mode = "gmii";
292 rext = "efuse";
293 tx_r50 = "efuse";
294 nvmem-cells = <&phy_calibration_p3>;
295 nvmem-cell-names = "phy-cal-data";
296 };
297 };
298 };
299 };
300};
301
302&hnat {
303 mtketh-wan = "eth1";
304 mtketh-lan = "lan";
305 mtketh-lan2 = "eth2";
306 mtketh-max-gmac = <3>;
307 status = "okay";
308};
309
310&mmc0 {
311 pinctrl-names = "default", "state_uhs";
312 pinctrl-0 = <&mmc0_pins_default>;
313 pinctrl-1 = <&mmc0_pins_uhs>;
314 bus-width = <4>;
315 max-frequency = <52000000>;
316 cap-sd-highspeed;
317 vmmc-supply = <&reg_3p3v>;
318 vqmmc-supply = <&reg_3p3v>;
319 no-mmc;
320 no-sdio;
321 status = "okay";
322};