blob: e8743bf254c8296d1cd96499006d04b61660eb38 [file] [log] [blame]
developerc54ce9d2023-01-03 13:30:49 +08001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Copyright (C) 2021 MediaTek Inc.
4 * Author: Sam.Shih <sam.shih@mediatek.com>
5 */
6
7/dts-v1/;
8#include "mt7988.dtsi"
9
10/ {
11 model = "MediaTek MT7988C DSA 10G SD RFB";
12 compatible = "mediatek,mt7988c-dsa-10g-sd",
13 /* Reserve this for DVFS if creating new dts */
14 "mediatek,mt7988";
15 chosen {
16 bootargs = "console=ttyS0,115200n1 loglevel=8 \
17 earlycon=uart8250,mmio32,0x11000000 \
18 root=PARTLABEL=rootfs rootwait \
19 rootfstype=squashfs,f2fs pci=pcie_bus_perf";
20 };
21
22 memory {
23 reg = <0 0x40000000 0 0x10000000>;
24 };
25
26 wsys_adie: wsys_adie@0 {
27 // fpga cases need to manual change adie_id / sku_type for dvt only
28 compatible = "mediatek,rebb-mt7988-adie";
29 adie_id = <7976>;
30 sku_type = <3000>;
31 };
32
33 reg_3p3v: regulator-3p3v {
34 compatible = "regulator-fixed";
35 regulator-name = "fixed-3.3V";
36 regulator-min-microvolt = <3300000>;
37 regulator-max-microvolt = <3300000>;
38 regulator-boot-on;
39 regulator-always-on;
40 };
41};
42
43&fan {
44 pwms = <&pwm 0 50000 0>;
45 status = "okay";
46};
47
48&pwm {
49 status = "okay";
50};
51
52&uart0 {
53 status = "okay";
54};
55
56&spi1 {
57 pinctrl-names = "default";
58 /* pin shared with snfi */
59 pinctrl-0 = <&spic_pins>;
60 status = "disabled";
61};
62
63&pcie0 {
64 pinctrl-names = "default";
65 pinctrl-0 = <&pcie0_pins>;
66 status = "okay";
67};
68
69&pcie1 {
70 pinctrl-names = "default";
71 pinctrl-0 = <&pcie1_pins>;
72 status = "disabled";
73};
74
75&pcie2 {
76 pinctrl-names = "default";
77 pinctrl-0 = <&pcie2_pins>;
78 status = "disabled";
79};
80
81&pcie3 {
82 pinctrl-names = "default";
83 pinctrl-0 = <&pcie3_pins>;
84 status = "okay";
85};
86
87&pio {
88 mdio0_pins: mdio0-pins {
89 mux {
90 function = "mdio";
91 groups = "mdc_mdio0";
92 };
93
94 conf {
95 groups = "mdc_mdio0";
96 drive-strength = <MTK_DRIVE_8mA>;
97 };
98 };
99
100 pcie0_pins: pcie0-pins {
101 mux {
102 function = "pcie";
103 groups = "pcie_2l_0_pereset", "pcie_clk_req_n0_0",
104 "pcie_wake_n0_0";
105 };
106 };
107
108 pcie1_pins: pcie1-pins {
109 mux {
110 function = "pcie";
111 groups = "pcie_2l_1_pereset", "pcie_clk_req_n1",
112 "pcie_wake_n1_0";
113 };
114 };
115
116 pcie2_pins: pcie2-pins {
117 mux {
118 function = "pcie";
119 groups = "pcie_1l_0_pereset", "pcie_clk_req_n2_0",
120 "pcie_wake_n2_0";
121 };
122 };
123
124 pcie3_pins: pcie3-pins {
125 mux {
126 function = "pcie";
127 groups = "pcie_1l_1_pereset", "pcie_clk_req_n3",
128 "pcie_wake_n3_0";
129 };
130 };
131
132 spic_pins: spi1-pins {
133 mux {
134 function = "spi";
developer1ceb26a2023-02-16 15:43:43 +0800135 groups = "spi1";
developerc54ce9d2023-01-03 13:30:49 +0800136 };
137 };
138
139 mmc0_pins_default: mmc0-pins-default {
140 mux {
141 function = "flash";
142 groups = "sdcard";
143 };
144 };
145
146 mmc0_pins_uhs: mmc0-pins-uhs {
147 mux {
148 function = "flash";
149 groups = "sdcard";
150 };
151 };
152};
153
154&watchdog {
155 status = "disabled";
156};
157
158&eth {
159 pinctrl-names = "default";
160 pinctrl-0 = <&mdio0_pins>;
161 status = "okay";
162
163 gmac0: mac@0 {
164 compatible = "mediatek,eth-mac";
165 reg = <0>;
166 mac-type = "xgdm";
167 phy-mode = "10gbase-kr";
168
169 fixed-link {
170 speed = <2500>;
171 full-duplex;
172 pause;
173 };
174 };
175
176 gmac1: mac@1 {
177 compatible = "mediatek,eth-mac";
178 reg = <1>;
179 mac-type = "xgdm";
180 phy-mode = "10gbase-kr";
181 phy-handle = <&phy0>;
182 };
183
184 mdio: mdio-bus {
185 #address-cells = <1>;
186 #size-cells = <0>;
187 mdc-max-frequency = <10500000>;
188
189 phy0: ethernet-phy@0 {
190 reg = <0>;
191 compatible = "ethernet-phy-ieee802.3-c45";
192 reset-gpios = <&pio 72 1>;
developer265607f2023-03-01 18:37:46 +0800193 reset-assert-us = <100000>;
194 reset-deassert-us = <221000>;
developerc54ce9d2023-01-03 13:30:49 +0800195 };
196
197 switch@0 {
198 compatible = "mediatek,mt7988";
199 reg = <31>;
200 ports {
201 #address-cells = <1>;
202 #size-cells = <0>;
203
204 port@0 {
205 reg = <0>;
206 label = "lan0";
207 phy-mode = "gmii";
208 phy-handle = <&sphy0>;
209 };
210
211 port@1 {
212 reg = <1>;
213 label = "lan1";
214 phy-mode = "gmii";
215 phy-handle = <&sphy1>;
216 };
217
218 port@2 {
219 reg = <2>;
220 label = "lan2";
221 phy-mode = "gmii";
222 phy-handle = <&sphy2>;
223 };
224
225 port@3 {
226 reg = <3>;
227 label = "lan3";
228 phy-mode = "gmii";
229 phy-handle = <&sphy3>;
230 };
231
232 port@6 {
233 reg = <6>;
234 label = "cpu";
235 ethernet = <&gmac0>;
236 phy-mode = "10gbase-kr";
237
238 fixed-link {
239 speed = <10000>;
240 full-duplex;
241 pause;
242 };
243 };
244 };
245
246 mdio {
247 compatible = "mediatek,dsa-slave-mdio";
248 #address-cells = <1>;
249 #size-cells = <0>;
250
251 sphy0: switch_phy0@0 {
252 compatible = "ethernet-phy-id03a2.9481";
253 reg = <0>;
254 phy-mode = "gmii";
255 rext = "efuse";
256 tx_r50 = "efuse";
257 nvmem-cells = <&phy_calibration_p0>;
258 nvmem-cell-names = "phy-cal-data";
259 };
260
261 sphy1: switch_phy1@1 {
262 compatible = "ethernet-phy-id03a2.9481";
263 reg = <1>;
264 phy-mode = "gmii";
265 rext = "efuse";
266 tx_r50 = "efuse";
267 nvmem-cells = <&phy_calibration_p1>;
268 nvmem-cell-names = "phy-cal-data";
269 };
270
271 sphy2: switch_phy2@2 {
272 compatible = "ethernet-phy-id03a2.9481";
273 reg = <2>;
274 phy-mode = "gmii";
275 rext = "efuse";
276 tx_r50 = "efuse";
277 nvmem-cells = <&phy_calibration_p2>;
278 nvmem-cell-names = "phy-cal-data";
279 };
280
281 sphy3: switch_phy3@3 {
282 compatible = "ethernet-phy-id03a2.9481";
283 reg = <3>;
284 phy-mode = "gmii";
285 rext = "efuse";
286 tx_r50 = "efuse";
287 nvmem-cells = <&phy_calibration_p3>;
288 nvmem-cell-names = "phy-cal-data";
289 };
290 };
291 };
292 };
293};
294
295&hnat {
296 mtketh-wan = "eth1";
297 mtketh-lan = "lan";
298 mtketh-lan2 = "eth2";
299 mtketh-max-gmac = <3>;
300 status = "okay";
301};
302
303&mmc0 {
304 pinctrl-names = "default", "state_uhs";
305 pinctrl-0 = <&mmc0_pins_default>;
306 pinctrl-1 = <&mmc0_pins_uhs>;
307 bus-width = <4>;
308 max-frequency = <52000000>;
309 cap-sd-highspeed;
310 vmmc-supply = <&reg_3p3v>;
311 vqmmc-supply = <&reg_3p3v>;
312 no-mmc;
313 no-sdio;
314 status = "okay";
315};