blob: 6a4766dc02c9591892d7cb98a9377e7a5ab8ed62 [file] [log] [blame]
developer8cb3ac72022-07-04 10:55:14 +08001From d86af0076cbf7d99bdb4f28115159643b79ad3fa Mon Sep 17 00:00:00 2001
2From: Sujuan Chen <sujuan.chen@mediatek.com>
3Date: Wed, 18 May 2022 11:08:15 +0800
4Subject: [PATCH 5/8] 9994-ethernet-update-ppe-from-mt7622-to-mt7986
5
6Signed-off-by: Sujuan Chen <sujuan.chen@mediatek.com>
7---
8 drivers/net/ethernet/mediatek/mtk_eth_soc.c | 14 +++-
9 drivers/net/ethernet/mediatek/mtk_eth_soc.h | 7 +-
10 drivers/net/ethernet/mediatek/mtk_ppe.c | 24 ++++---
11 drivers/net/ethernet/mediatek/mtk_ppe.h | 69 ++++++++++---------
12 .../net/ethernet/mediatek/mtk_ppe_offload.c | 7 +-
13 drivers/net/ethernet/mediatek/mtk_ppe_regs.h | 10 +++
14 6 files changed, 86 insertions(+), 45 deletions(-)
15
16diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.c b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
17index 2121335a1..01fc1e5c0 100644
18--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.c
19+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
20@@ -1467,16 +1467,27 @@ static int mtk_poll_rx(struct napi_struct *napi, int budget,
21 skb_checksum_none_assert(skb);
22 skb->protocol = eth_type_trans(skb, netdev);
23
24- hash = trxd.rxd4 & MTK_RXD4_FOE_ENTRY;
25+#if defined(CONFIG_MEDIATEK_NETSYS_V2)
26+ hash = trxd.rxd5 & MTK_RXD5_FOE_ENTRY_V2;
27+#else
28+ hash = trxd.rxd4 & MTK_RXD4_FOE_ENTRY;
29+#endif
30 if (hash != MTK_RXD4_FOE_ENTRY) {
31 hash = jhash_1word(hash, 0);
32 skb_set_hash(skb, hash, PKT_HASH_TYPE_L4);
33 }
34
35+#if defined(CONFIG_MEDIATEK_NETSYS_V2)
36+ reason = FIELD_GET(MTK_RXD5_PPE_CPU_REASON_V2, trxd.rxd5);
37+ if (reason == MTK_PPE_CPU_REASON_HIT_UNBIND_RATE_REACHED)
38+ mtk_ppe_check_skb(eth->ppe, skb,
39+ trxd.rxd5 & MTK_RXD5_FOE_ENTRY_V2);
40+#else
41 reason = FIELD_GET(MTK_RXD4_PPE_CPU_REASON, trxd.rxd4);
42 if (reason == MTK_PPE_CPU_REASON_HIT_UNBIND_RATE_REACHED)
43 mtk_ppe_check_skb(eth->ppe, skb,
44 trxd.rxd4 & MTK_RXD4_FOE_ENTRY);
45+#endif
46
47 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
48 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developer0c6c5252022-07-12 11:59:21 +080049@@ -3926,12 +3937,13 @@ static const struct mtk_soc_data mt7986_data = {
developer8cb3ac72022-07-04 10:55:14 +080050 .required_clks = MT7986_CLKS_BITMAP,
51 .required_pctl = false,
52 .has_sram = true,
53+ .offload_version = 2,
developer0c6c5252022-07-12 11:59:21 +080054 .txrx = {
55 .txd_size = sizeof(struct mtk_tx_dma_v2),
56 .rxd_size = sizeof(struct mtk_rx_dma_v2),
57 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
58 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
59 },
developer8cb3ac72022-07-04 10:55:14 +080060 };
61
62 static const struct mtk_soc_data mt7981_data = {
63diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.h b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
64index b52378bd6..fce1a7172 100644
65--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.h
66+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
67@@ -110,7 +110,7 @@
68 #define MTK_GDMA_TCS_EN BIT(21)
69 #define MTK_GDMA_UCS_EN BIT(20)
70 #define MTK_GDMA_TO_PDMA 0x0
71-#define MTK_GDMA_TO_PPE 0x4444
72+#define MTK_GDMA_TO_PPE 0x3333
73 #define MTK_GDMA_DROP_ALL 0x7777
74
75 /* Unicast Filter MAC Address Register - Low */
76@@ -560,6 +560,11 @@
77 #define MTK_RXD4_SRC_PORT GENMASK(21, 19)
78 #define MTK_RXD4_ALG GENMASK(31, 22)
79
80+/* QDMA descriptor rxd4 */
81+#define MTK_RXD5_FOE_ENTRY_V2 GENMASK(14, 0)
82+#define MTK_RXD5_PPE_CPU_REASON_V2 GENMASK(22, 18)
83+#define MTK_RXD5_SRC_PORT_V2 GENMASK(29, 26)
84+
85 /* QDMA descriptor rxd4 */
86 #define RX_DMA_L4_VALID BIT(24)
87 #define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
88diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.c b/drivers/net/ethernet/mediatek/mtk_ppe.c
89index 3d75c22be..d46e91178 100755
90--- a/drivers/net/ethernet/mediatek/mtk_ppe.c
91+++ b/drivers/net/ethernet/mediatek/mtk_ppe.c
92@@ -122,7 +122,7 @@ static u32 mtk_ppe_hash_entry(struct mtk_foe_entry *e)
93 hash = (hash >> 24) | ((hash & 0xffffff) << 8);
94 hash ^= hv1 ^ hv2 ^ hv3;
95 hash ^= hash >> 16;
96- hash <<= 1;
97+ hash <<= 2;
98 hash &= MTK_PPE_ENTRIES - 1;
99
100 return hash;
101@@ -171,8 +171,7 @@ int mtk_foe_entry_prepare(struct mtk_foe_entry *entry, int type, int l4proto,
102 MTK_FOE_IB1_BIND_CACHE;
103 entry->ib1 = val;
104
105- val = FIELD_PREP(MTK_FOE_IB2_PORT_MG, 0x3f) |
106- FIELD_PREP(MTK_FOE_IB2_PORT_AG, 0x1f) |
107+ val = FIELD_PREP(MTK_FOE_IB2_PORT_AG, 0xf) |
108 FIELD_PREP(MTK_FOE_IB2_DEST_PORT, pse_port);
109
110 if (is_multicast_ether_addr(dest_mac))
111@@ -359,12 +358,10 @@ int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
112
113 *ib2 &= ~MTK_FOE_IB2_PORT_MG;
114 *ib2 |= MTK_FOE_IB2_WDMA_WINFO;
115- if (wdma_idx)
116- *ib2 |= MTK_FOE_IB2_WDMA_DEVIDX;
117+ *ib2 |= FIELD_PREP(MTK_FOE_IB2_RX_IDX, txq);
118
119- l2->vlan2 = FIELD_PREP(MTK_FOE_VLAN2_WINFO_BSS, bss) |
120- FIELD_PREP(MTK_FOE_VLAN2_WINFO_WCID, wcid) |
121- FIELD_PREP(MTK_FOE_VLAN2_WINFO_RING, txq);
122+ l2->winfo = FIELD_PREP(MTK_FOE_WINFO_WCID, wcid) |
123+ FIELD_PREP(MTK_FOE_WINFO_BSS, bss);
124
125 return 0;
126 }
127@@ -741,6 +738,7 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
128 MTK_PPE_TB_CFG_AGE_TCP |
129 MTK_PPE_TB_CFG_AGE_UDP |
130 MTK_PPE_TB_CFG_AGE_TCP_FIN |
131+ MTK_PPE_TB_CFG_INFO_SEL |
132 FIELD_PREP(MTK_PPE_TB_CFG_SEARCH_MISS,
133 MTK_PPE_SEARCH_MISS_ACTION_FORWARD_BUILD) |
134 FIELD_PREP(MTK_PPE_TB_CFG_KEEPALIVE,
135@@ -757,7 +755,9 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
136
137 mtk_ppe_cache_enable(ppe, true);
138
139- val = MTK_PPE_FLOW_CFG_IP4_TCP_FRAG |
140+ val = MTK_PPE_MD_TOAP_BYP_CRSN0 |
141+ MTK_PPE_MD_TOAP_BYP_CRSN1 |
142+ MTK_PPE_MD_TOAP_BYP_CRSN2 |
143 MTK_PPE_FLOW_CFG_IP4_UDP_FRAG |
144 MTK_PPE_FLOW_CFG_IP6_3T_ROUTE |
145 MTK_PPE_FLOW_CFG_IP6_5T_ROUTE |
146@@ -765,7 +765,8 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
147 MTK_PPE_FLOW_CFG_IP4_NAT |
148 MTK_PPE_FLOW_CFG_IP4_NAPT |
149 MTK_PPE_FLOW_CFG_IP4_DSLITE |
150- MTK_PPE_FLOW_CFG_IP4_NAT_FRAG;
151+ MTK_PPE_FLOW_CFG_IP4_HASH_GRE_KEY |
152+ MTK_PPE_FLOW_CFG_IP4_NAT_FRAG ;
153 ppe_w32(ppe, MTK_PPE_FLOW_CFG, val);
154
155 val = FIELD_PREP(MTK_PPE_UNBIND_AGE_MIN_PACKETS, 1000) |
156@@ -800,6 +801,9 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
157
158 ppe_w32(ppe, MTK_PPE_DEFAULT_CPU_PORT, 0);
159
160+ ppe_w32(ppe, MTK_PPE_DEFAULT_CPU_PORT1, 0xcb777);
161+ ppe_w32(ppe, MTK_PPE_SBW_CTRL, 0x7f);
162+
163 return 0;
164 }
165
166diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.h b/drivers/net/ethernet/mediatek/mtk_ppe.h
167index 1f5cf1c9a..a76f4b0ac 100644
168--- a/drivers/net/ethernet/mediatek/mtk_ppe.h
169+++ b/drivers/net/ethernet/mediatek/mtk_ppe.h
170@@ -8,7 +8,7 @@
171 #include <linux/bitfield.h>
172 #include <linux/rhashtable.h>
173
174-#define MTK_ETH_PPE_BASE 0xc00
175+#define MTK_ETH_PPE_BASE 0x2000
176
177 #define MTK_PPE_ENTRIES_SHIFT 3
178 #define MTK_PPE_ENTRIES (1024 << MTK_PPE_ENTRIES_SHIFT)
179@@ -16,20 +16,23 @@
180 #define MTK_PPE_WAIT_TIMEOUT_US 1000000
181
182 #define MTK_FOE_IB1_UNBIND_TIMESTAMP GENMASK(7, 0)
183-#define MTK_FOE_IB1_UNBIND_PACKETS GENMASK(23, 8)
184-#define MTK_FOE_IB1_UNBIND_PREBIND BIT(24)
185-
186-#define MTK_FOE_IB1_BIND_TIMESTAMP GENMASK(14, 0)
187-#define MTK_FOE_IB1_BIND_KEEPALIVE BIT(15)
188-#define MTK_FOE_IB1_BIND_VLAN_LAYER GENMASK(18, 16)
189-#define MTK_FOE_IB1_BIND_PPPOE BIT(19)
190-#define MTK_FOE_IB1_BIND_VLAN_TAG BIT(20)
191-#define MTK_FOE_IB1_BIND_PKT_SAMPLE BIT(21)
192-#define MTK_FOE_IB1_BIND_CACHE BIT(22)
193-#define MTK_FOE_IB1_BIND_TUNNEL_DECAP BIT(23)
194-#define MTK_FOE_IB1_BIND_TTL BIT(24)
195-
196-#define MTK_FOE_IB1_PACKET_TYPE GENMASK(27, 25)
197+#define MTK_FOE_IB1_UNBIND_SRC_PORT GENMASK(11, 8)
198+#define MTK_FOE_IB1_UNBIND_PACKETS GENMASK(19, 12)
199+#define MTK_FOE_IB1_UNBIND_PREBIND BIT(22)
200+#define MTK_FOE_IB1_UNBIND_PACKET_TYPE GENMASK(27, 23)
201+#define MTK_FOE_IB1_BIND_TIMESTAMP GENMASK(7, 0)
202+#define MTK_FOE_IB1_BIND_SRC_PORT GENMASK(11, 8)
203+#define MTK_FOE_IB1_BIND_MC BIT(12)
204+#define MTK_FOE_IB1_BIND_KEEPALIVE BIT(13)
205+#define MTK_FOE_IB1_BIND_VLAN_LAYER GENMASK(16, 14)
206+#define MTK_FOE_IB1_BIND_PPPOE BIT(17)
207+#define MTK_FOE_IB1_BIND_VLAN_TAG BIT(18)
208+#define MTK_FOE_IB1_BIND_PKT_SAMPLE BIT(19)
209+#define MTK_FOE_IB1_BIND_CACHE BIT(20)
210+#define MTK_FOE_IB1_BIND_TUNNEL_DECAP BIT(21)
211+#define MTK_FOE_IB1_BIND_TTL BIT(22)
212+#define MTK_FOE_IB1_PACKET_TYPE GENMASK(27, 23)
213+
214 #define MTK_FOE_IB1_STATE GENMASK(29, 28)
215 #define MTK_FOE_IB1_UDP BIT(30)
216 #define MTK_FOE_IB1_STATIC BIT(31)
217@@ -44,24 +47,19 @@ enum {
218 MTK_PPE_PKT_TYPE_IPV6_6RD = 7,
219 };
220
221-#define MTK_FOE_IB2_QID GENMASK(3, 0)
222-#define MTK_FOE_IB2_PSE_QOS BIT(4)
223-#define MTK_FOE_IB2_DEST_PORT GENMASK(7, 5)
224-#define MTK_FOE_IB2_MULTICAST BIT(8)
225-
226-#define MTK_FOE_IB2_WDMA_QID2 GENMASK(13, 12)
227-#define MTK_FOE_IB2_WDMA_DEVIDX BIT(16)
228-#define MTK_FOE_IB2_WDMA_WINFO BIT(17)
229-
230-#define MTK_FOE_IB2_PORT_MG GENMASK(17, 12)
231-
232-#define MTK_FOE_IB2_PORT_AG GENMASK(23, 18)
233-
234+#define MTK_FOE_IB2_QID GENMASK(6, 0)
235+#define MTK_FOE_IB2_PORT_MG BIT(7)
236+#define MTK_FOE_IB2_PSE_QOS BIT(8)
237+#define MTK_FOE_IB2_DEST_PORT GENMASK(12, 9)
238+#define MTK_FOE_IB2_MULTICAST BIT(13)
239+#define MTK_FOE_IB2_MIB_CNT BIT(15)
240+#define MTK_FOE_IB2_RX_IDX GENMASK(18, 17)
241+#define MTK_FOE_IB2_WDMA_WINFO BIT(19)
242+#define MTK_FOE_IB2_PORT_AG GENMASK(23, 20)
243 #define MTK_FOE_IB2_DSCP GENMASK(31, 24)
244
245-#define MTK_FOE_VLAN2_WINFO_BSS GENMASK(5, 0)
246-#define MTK_FOE_VLAN2_WINFO_WCID GENMASK(13, 6)
247-#define MTK_FOE_VLAN2_WINFO_RING GENMASK(15, 14)
248+#define MTK_FOE_WINFO_BSS GENMASK(5, 0)
249+#define MTK_FOE_WINFO_WCID GENMASK(15, 6)
250
251 enum {
252 MTK_FOE_STATE_INVALID,
253@@ -83,6 +81,9 @@ struct mtk_foe_mac_info {
254
255 u16 pppoe_id;
256 u16 src_mac_lo;
257+
258+ u16 minfo;
259+ u16 winfo;
260 };
261
262 /* software-only entry type */
263@@ -96,6 +97,10 @@ struct mtk_foe_bridge {
264 u32 ib2;
265
266 struct mtk_foe_mac_info l2;
267+ u32 new_sip;
268+ u32 new_dip;
269+ u16 new_dport;
270+ u16 new_sport;
271 };
272
273 struct mtk_ipv4_tuple {
274@@ -200,7 +205,7 @@ struct mtk_foe_entry {
275 struct mtk_foe_ipv4_dslite dslite;
276 struct mtk_foe_ipv6 ipv6;
277 struct mtk_foe_ipv6_6rd ipv6_6rd;
278- u32 data[19];
279+ u32 data[23];
280 };
281 };
282
283diff --git a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
284index d4a012608..5a4201447 100644
285--- a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
286+++ b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
287@@ -192,7 +192,12 @@ mtk_flow_set_output_device(struct mtk_eth *eth, struct mtk_foe_entry *foe,
288 if (mtk_flow_get_wdma_info(dev, dest_mac, &info) == 0) {
289 mtk_foe_entry_set_wdma(foe, info.wdma_idx, info.queue, info.bss,
290 info.wcid);
291- pse_port = 3;
292+ if (info.wdma_idx == 0)
293+ pse_port = 8;
294+ else if (info.wdma_idx == 1)
295+ pse_port = 9;
296+ else
297+ return -EOPNOTSUPP;
298 *wed_index = info.wdma_idx;
299 goto out;
300 }
301diff --git a/drivers/net/ethernet/mediatek/mtk_ppe_regs.h b/drivers/net/ethernet/mediatek/mtk_ppe_regs.h
302index 0c45ea090..d319f1861 100644
303--- a/drivers/net/ethernet/mediatek/mtk_ppe_regs.h
304+++ b/drivers/net/ethernet/mediatek/mtk_ppe_regs.h
305@@ -21,6 +21,9 @@
306 #define MTK_PPE_GLO_CFG_BUSY BIT(31)
307
308 #define MTK_PPE_FLOW_CFG 0x204
309+#define MTK_PPE_MD_TOAP_BYP_CRSN0 BIT(1)
310+#define MTK_PPE_MD_TOAP_BYP_CRSN1 BIT(2)
311+#define MTK_PPE_MD_TOAP_BYP_CRSN2 BIT(3)
312 #define MTK_PPE_FLOW_CFG_IP4_TCP_FRAG BIT(6)
313 #define MTK_PPE_FLOW_CFG_IP4_UDP_FRAG BIT(7)
314 #define MTK_PPE_FLOW_CFG_IP6_3T_ROUTE BIT(8)
315@@ -35,6 +38,8 @@
316 #define MTK_PPE_FLOW_CFG_IP4_HASH_FLOW_LABEL BIT(18)
317 #define MTK_PPE_FLOW_CFG_IP4_HASH_GRE_KEY BIT(19)
318 #define MTK_PPE_FLOW_CFG_IP6_HASH_GRE_KEY BIT(20)
319+#define MTK_PPE_FLOW_CFG_IPV4_MAPE_EN BIT(21)
320+#define MTK_PPE_FLOW_CFG_IPV4_MAPT_EN BIT(22)
321
322 #define MTK_PPE_IP_PROTO_CHK 0x208
323 #define MTK_PPE_IP_PROTO_CHK_IPV4 GENMASK(15, 0)
324@@ -54,6 +59,7 @@
325 #define MTK_PPE_TB_CFG_HASH_MODE GENMASK(15, 14)
326 #define MTK_PPE_TB_CFG_SCAN_MODE GENMASK(17, 16)
327 #define MTK_PPE_TB_CFG_HASH_DEBUG GENMASK(19, 18)
328+#define MTK_PPE_TB_CFG_INFO_SEL BIT(20)
329
330 enum {
331 MTK_PPE_SCAN_MODE_DISABLED,
332@@ -111,6 +117,8 @@ enum {
333
334 #define MTK_PPE_DEFAULT_CPU_PORT 0x248
335 #define MTK_PPE_DEFAULT_CPU_PORT_MASK(_n) (GENMASK(2, 0) << ((_n) * 4))
336+#define MTK_PPE_DEFAULT_CPU_PORT1 0x24C
337+#define MTK_PPE_DEFAULT_CPU_PORT_MASK(_n) (GENMASK(2, 0) << ((_n) * 4))
338
339 #define MTK_PPE_MTU_DROP 0x308
340
341@@ -141,4 +149,6 @@ enum {
342 #define MTK_PPE_MIB_CACHE_CTL_EN BIT(0)
343 #define MTK_PPE_MIB_CACHE_CTL_FLUSH BIT(2)
344
345+#define MTK_PPE_SBW_CTRL 0x374
346+
347 #endif
348--
3492.18.0
350