blob: c2564ba7bc97de508d96c41375a2fecd2396418a [file] [log] [blame]
developer8cb3ac72022-07-04 10:55:14 +08001From d86af0076cbf7d99bdb4f28115159643b79ad3fa Mon Sep 17 00:00:00 2001
2From: Sujuan Chen <sujuan.chen@mediatek.com>
3Date: Wed, 18 May 2022 11:08:15 +0800
4Subject: [PATCH 5/8] 9994-ethernet-update-ppe-from-mt7622-to-mt7986
5
6Signed-off-by: Sujuan Chen <sujuan.chen@mediatek.com>
7---
8 drivers/net/ethernet/mediatek/mtk_eth_soc.c | 14 +++-
9 drivers/net/ethernet/mediatek/mtk_eth_soc.h | 7 +-
10 drivers/net/ethernet/mediatek/mtk_ppe.c | 24 ++++---
11 drivers/net/ethernet/mediatek/mtk_ppe.h | 69 ++++++++++---------
12 .../net/ethernet/mediatek/mtk_ppe_offload.c | 7 +-
13 drivers/net/ethernet/mediatek/mtk_ppe_regs.h | 10 +++
14 6 files changed, 86 insertions(+), 45 deletions(-)
15
16diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.c b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
17index 2121335a1..01fc1e5c0 100644
18--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.c
19+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
20@@ -1467,16 +1467,27 @@ static int mtk_poll_rx(struct napi_struct *napi, int budget,
21 skb_checksum_none_assert(skb);
22 skb->protocol = eth_type_trans(skb, netdev);
23
24- hash = trxd.rxd4 & MTK_RXD4_FOE_ENTRY;
25+#if defined(CONFIG_MEDIATEK_NETSYS_V2)
26+ hash = trxd.rxd5 & MTK_RXD5_FOE_ENTRY_V2;
27+#else
28+ hash = trxd.rxd4 & MTK_RXD4_FOE_ENTRY;
29+#endif
30 if (hash != MTK_RXD4_FOE_ENTRY) {
31 hash = jhash_1word(hash, 0);
32 skb_set_hash(skb, hash, PKT_HASH_TYPE_L4);
33 }
34
35+#if defined(CONFIG_MEDIATEK_NETSYS_V2)
36+ reason = FIELD_GET(MTK_RXD5_PPE_CPU_REASON_V2, trxd.rxd5);
37+ if (reason == MTK_PPE_CPU_REASON_HIT_UNBIND_RATE_REACHED)
38+ mtk_ppe_check_skb(eth->ppe, skb,
39+ trxd.rxd5 & MTK_RXD5_FOE_ENTRY_V2);
40+#else
41 reason = FIELD_GET(MTK_RXD4_PPE_CPU_REASON, trxd.rxd4);
42 if (reason == MTK_PPE_CPU_REASON_HIT_UNBIND_RATE_REACHED)
43 mtk_ppe_check_skb(eth->ppe, skb,
44 trxd.rxd4 & MTK_RXD4_FOE_ENTRY);
45+#endif
46
47 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
48 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
49@@ -3926,6 +3937,7 @@ static const struct mtk_soc_data mt7986_data = {
50 .required_clks = MT7986_CLKS_BITMAP,
51 .required_pctl = false,
52 .has_sram = true,
53+ .offload_version = 2,
54 };
55
56 static const struct mtk_soc_data mt7981_data = {
57diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.h b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
58index b52378bd6..fce1a7172 100644
59--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.h
60+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
61@@ -110,7 +110,7 @@
62 #define MTK_GDMA_TCS_EN BIT(21)
63 #define MTK_GDMA_UCS_EN BIT(20)
64 #define MTK_GDMA_TO_PDMA 0x0
65-#define MTK_GDMA_TO_PPE 0x4444
66+#define MTK_GDMA_TO_PPE 0x3333
67 #define MTK_GDMA_DROP_ALL 0x7777
68
69 /* Unicast Filter MAC Address Register - Low */
70@@ -560,6 +560,11 @@
71 #define MTK_RXD4_SRC_PORT GENMASK(21, 19)
72 #define MTK_RXD4_ALG GENMASK(31, 22)
73
74+/* QDMA descriptor rxd4 */
75+#define MTK_RXD5_FOE_ENTRY_V2 GENMASK(14, 0)
76+#define MTK_RXD5_PPE_CPU_REASON_V2 GENMASK(22, 18)
77+#define MTK_RXD5_SRC_PORT_V2 GENMASK(29, 26)
78+
79 /* QDMA descriptor rxd4 */
80 #define RX_DMA_L4_VALID BIT(24)
81 #define RX_DMA_L4_VALID_PDMA BIT(30) /* when PDMA is used */
82diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.c b/drivers/net/ethernet/mediatek/mtk_ppe.c
83index 3d75c22be..d46e91178 100755
84--- a/drivers/net/ethernet/mediatek/mtk_ppe.c
85+++ b/drivers/net/ethernet/mediatek/mtk_ppe.c
86@@ -122,7 +122,7 @@ static u32 mtk_ppe_hash_entry(struct mtk_foe_entry *e)
87 hash = (hash >> 24) | ((hash & 0xffffff) << 8);
88 hash ^= hv1 ^ hv2 ^ hv3;
89 hash ^= hash >> 16;
90- hash <<= 1;
91+ hash <<= 2;
92 hash &= MTK_PPE_ENTRIES - 1;
93
94 return hash;
95@@ -171,8 +171,7 @@ int mtk_foe_entry_prepare(struct mtk_foe_entry *entry, int type, int l4proto,
96 MTK_FOE_IB1_BIND_CACHE;
97 entry->ib1 = val;
98
99- val = FIELD_PREP(MTK_FOE_IB2_PORT_MG, 0x3f) |
100- FIELD_PREP(MTK_FOE_IB2_PORT_AG, 0x1f) |
101+ val = FIELD_PREP(MTK_FOE_IB2_PORT_AG, 0xf) |
102 FIELD_PREP(MTK_FOE_IB2_DEST_PORT, pse_port);
103
104 if (is_multicast_ether_addr(dest_mac))
105@@ -359,12 +358,10 @@ int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
106
107 *ib2 &= ~MTK_FOE_IB2_PORT_MG;
108 *ib2 |= MTK_FOE_IB2_WDMA_WINFO;
109- if (wdma_idx)
110- *ib2 |= MTK_FOE_IB2_WDMA_DEVIDX;
111+ *ib2 |= FIELD_PREP(MTK_FOE_IB2_RX_IDX, txq);
112
113- l2->vlan2 = FIELD_PREP(MTK_FOE_VLAN2_WINFO_BSS, bss) |
114- FIELD_PREP(MTK_FOE_VLAN2_WINFO_WCID, wcid) |
115- FIELD_PREP(MTK_FOE_VLAN2_WINFO_RING, txq);
116+ l2->winfo = FIELD_PREP(MTK_FOE_WINFO_WCID, wcid) |
117+ FIELD_PREP(MTK_FOE_WINFO_BSS, bss);
118
119 return 0;
120 }
121@@ -741,6 +738,7 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
122 MTK_PPE_TB_CFG_AGE_TCP |
123 MTK_PPE_TB_CFG_AGE_UDP |
124 MTK_PPE_TB_CFG_AGE_TCP_FIN |
125+ MTK_PPE_TB_CFG_INFO_SEL |
126 FIELD_PREP(MTK_PPE_TB_CFG_SEARCH_MISS,
127 MTK_PPE_SEARCH_MISS_ACTION_FORWARD_BUILD) |
128 FIELD_PREP(MTK_PPE_TB_CFG_KEEPALIVE,
129@@ -757,7 +755,9 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
130
131 mtk_ppe_cache_enable(ppe, true);
132
133- val = MTK_PPE_FLOW_CFG_IP4_TCP_FRAG |
134+ val = MTK_PPE_MD_TOAP_BYP_CRSN0 |
135+ MTK_PPE_MD_TOAP_BYP_CRSN1 |
136+ MTK_PPE_MD_TOAP_BYP_CRSN2 |
137 MTK_PPE_FLOW_CFG_IP4_UDP_FRAG |
138 MTK_PPE_FLOW_CFG_IP6_3T_ROUTE |
139 MTK_PPE_FLOW_CFG_IP6_5T_ROUTE |
140@@ -765,7 +765,8 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
141 MTK_PPE_FLOW_CFG_IP4_NAT |
142 MTK_PPE_FLOW_CFG_IP4_NAPT |
143 MTK_PPE_FLOW_CFG_IP4_DSLITE |
144- MTK_PPE_FLOW_CFG_IP4_NAT_FRAG;
145+ MTK_PPE_FLOW_CFG_IP4_HASH_GRE_KEY |
146+ MTK_PPE_FLOW_CFG_IP4_NAT_FRAG ;
147 ppe_w32(ppe, MTK_PPE_FLOW_CFG, val);
148
149 val = FIELD_PREP(MTK_PPE_UNBIND_AGE_MIN_PACKETS, 1000) |
150@@ -800,6 +801,9 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
151
152 ppe_w32(ppe, MTK_PPE_DEFAULT_CPU_PORT, 0);
153
154+ ppe_w32(ppe, MTK_PPE_DEFAULT_CPU_PORT1, 0xcb777);
155+ ppe_w32(ppe, MTK_PPE_SBW_CTRL, 0x7f);
156+
157 return 0;
158 }
159
160diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.h b/drivers/net/ethernet/mediatek/mtk_ppe.h
161index 1f5cf1c9a..a76f4b0ac 100644
162--- a/drivers/net/ethernet/mediatek/mtk_ppe.h
163+++ b/drivers/net/ethernet/mediatek/mtk_ppe.h
164@@ -8,7 +8,7 @@
165 #include <linux/bitfield.h>
166 #include <linux/rhashtable.h>
167
168-#define MTK_ETH_PPE_BASE 0xc00
169+#define MTK_ETH_PPE_BASE 0x2000
170
171 #define MTK_PPE_ENTRIES_SHIFT 3
172 #define MTK_PPE_ENTRIES (1024 << MTK_PPE_ENTRIES_SHIFT)
173@@ -16,20 +16,23 @@
174 #define MTK_PPE_WAIT_TIMEOUT_US 1000000
175
176 #define MTK_FOE_IB1_UNBIND_TIMESTAMP GENMASK(7, 0)
177-#define MTK_FOE_IB1_UNBIND_PACKETS GENMASK(23, 8)
178-#define MTK_FOE_IB1_UNBIND_PREBIND BIT(24)
179-
180-#define MTK_FOE_IB1_BIND_TIMESTAMP GENMASK(14, 0)
181-#define MTK_FOE_IB1_BIND_KEEPALIVE BIT(15)
182-#define MTK_FOE_IB1_BIND_VLAN_LAYER GENMASK(18, 16)
183-#define MTK_FOE_IB1_BIND_PPPOE BIT(19)
184-#define MTK_FOE_IB1_BIND_VLAN_TAG BIT(20)
185-#define MTK_FOE_IB1_BIND_PKT_SAMPLE BIT(21)
186-#define MTK_FOE_IB1_BIND_CACHE BIT(22)
187-#define MTK_FOE_IB1_BIND_TUNNEL_DECAP BIT(23)
188-#define MTK_FOE_IB1_BIND_TTL BIT(24)
189-
190-#define MTK_FOE_IB1_PACKET_TYPE GENMASK(27, 25)
191+#define MTK_FOE_IB1_UNBIND_SRC_PORT GENMASK(11, 8)
192+#define MTK_FOE_IB1_UNBIND_PACKETS GENMASK(19, 12)
193+#define MTK_FOE_IB1_UNBIND_PREBIND BIT(22)
194+#define MTK_FOE_IB1_UNBIND_PACKET_TYPE GENMASK(27, 23)
195+#define MTK_FOE_IB1_BIND_TIMESTAMP GENMASK(7, 0)
196+#define MTK_FOE_IB1_BIND_SRC_PORT GENMASK(11, 8)
197+#define MTK_FOE_IB1_BIND_MC BIT(12)
198+#define MTK_FOE_IB1_BIND_KEEPALIVE BIT(13)
199+#define MTK_FOE_IB1_BIND_VLAN_LAYER GENMASK(16, 14)
200+#define MTK_FOE_IB1_BIND_PPPOE BIT(17)
201+#define MTK_FOE_IB1_BIND_VLAN_TAG BIT(18)
202+#define MTK_FOE_IB1_BIND_PKT_SAMPLE BIT(19)
203+#define MTK_FOE_IB1_BIND_CACHE BIT(20)
204+#define MTK_FOE_IB1_BIND_TUNNEL_DECAP BIT(21)
205+#define MTK_FOE_IB1_BIND_TTL BIT(22)
206+#define MTK_FOE_IB1_PACKET_TYPE GENMASK(27, 23)
207+
208 #define MTK_FOE_IB1_STATE GENMASK(29, 28)
209 #define MTK_FOE_IB1_UDP BIT(30)
210 #define MTK_FOE_IB1_STATIC BIT(31)
211@@ -44,24 +47,19 @@ enum {
212 MTK_PPE_PKT_TYPE_IPV6_6RD = 7,
213 };
214
215-#define MTK_FOE_IB2_QID GENMASK(3, 0)
216-#define MTK_FOE_IB2_PSE_QOS BIT(4)
217-#define MTK_FOE_IB2_DEST_PORT GENMASK(7, 5)
218-#define MTK_FOE_IB2_MULTICAST BIT(8)
219-
220-#define MTK_FOE_IB2_WDMA_QID2 GENMASK(13, 12)
221-#define MTK_FOE_IB2_WDMA_DEVIDX BIT(16)
222-#define MTK_FOE_IB2_WDMA_WINFO BIT(17)
223-
224-#define MTK_FOE_IB2_PORT_MG GENMASK(17, 12)
225-
226-#define MTK_FOE_IB2_PORT_AG GENMASK(23, 18)
227-
228+#define MTK_FOE_IB2_QID GENMASK(6, 0)
229+#define MTK_FOE_IB2_PORT_MG BIT(7)
230+#define MTK_FOE_IB2_PSE_QOS BIT(8)
231+#define MTK_FOE_IB2_DEST_PORT GENMASK(12, 9)
232+#define MTK_FOE_IB2_MULTICAST BIT(13)
233+#define MTK_FOE_IB2_MIB_CNT BIT(15)
234+#define MTK_FOE_IB2_RX_IDX GENMASK(18, 17)
235+#define MTK_FOE_IB2_WDMA_WINFO BIT(19)
236+#define MTK_FOE_IB2_PORT_AG GENMASK(23, 20)
237 #define MTK_FOE_IB2_DSCP GENMASK(31, 24)
238
239-#define MTK_FOE_VLAN2_WINFO_BSS GENMASK(5, 0)
240-#define MTK_FOE_VLAN2_WINFO_WCID GENMASK(13, 6)
241-#define MTK_FOE_VLAN2_WINFO_RING GENMASK(15, 14)
242+#define MTK_FOE_WINFO_BSS GENMASK(5, 0)
243+#define MTK_FOE_WINFO_WCID GENMASK(15, 6)
244
245 enum {
246 MTK_FOE_STATE_INVALID,
247@@ -83,6 +81,9 @@ struct mtk_foe_mac_info {
248
249 u16 pppoe_id;
250 u16 src_mac_lo;
251+
252+ u16 minfo;
253+ u16 winfo;
254 };
255
256 /* software-only entry type */
257@@ -96,6 +97,10 @@ struct mtk_foe_bridge {
258 u32 ib2;
259
260 struct mtk_foe_mac_info l2;
261+ u32 new_sip;
262+ u32 new_dip;
263+ u16 new_dport;
264+ u16 new_sport;
265 };
266
267 struct mtk_ipv4_tuple {
268@@ -200,7 +205,7 @@ struct mtk_foe_entry {
269 struct mtk_foe_ipv4_dslite dslite;
270 struct mtk_foe_ipv6 ipv6;
271 struct mtk_foe_ipv6_6rd ipv6_6rd;
272- u32 data[19];
273+ u32 data[23];
274 };
275 };
276
277diff --git a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
278index d4a012608..5a4201447 100644
279--- a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
280+++ b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
281@@ -192,7 +192,12 @@ mtk_flow_set_output_device(struct mtk_eth *eth, struct mtk_foe_entry *foe,
282 if (mtk_flow_get_wdma_info(dev, dest_mac, &info) == 0) {
283 mtk_foe_entry_set_wdma(foe, info.wdma_idx, info.queue, info.bss,
284 info.wcid);
285- pse_port = 3;
286+ if (info.wdma_idx == 0)
287+ pse_port = 8;
288+ else if (info.wdma_idx == 1)
289+ pse_port = 9;
290+ else
291+ return -EOPNOTSUPP;
292 *wed_index = info.wdma_idx;
293 goto out;
294 }
295diff --git a/drivers/net/ethernet/mediatek/mtk_ppe_regs.h b/drivers/net/ethernet/mediatek/mtk_ppe_regs.h
296index 0c45ea090..d319f1861 100644
297--- a/drivers/net/ethernet/mediatek/mtk_ppe_regs.h
298+++ b/drivers/net/ethernet/mediatek/mtk_ppe_regs.h
299@@ -21,6 +21,9 @@
300 #define MTK_PPE_GLO_CFG_BUSY BIT(31)
301
302 #define MTK_PPE_FLOW_CFG 0x204
303+#define MTK_PPE_MD_TOAP_BYP_CRSN0 BIT(1)
304+#define MTK_PPE_MD_TOAP_BYP_CRSN1 BIT(2)
305+#define MTK_PPE_MD_TOAP_BYP_CRSN2 BIT(3)
306 #define MTK_PPE_FLOW_CFG_IP4_TCP_FRAG BIT(6)
307 #define MTK_PPE_FLOW_CFG_IP4_UDP_FRAG BIT(7)
308 #define MTK_PPE_FLOW_CFG_IP6_3T_ROUTE BIT(8)
309@@ -35,6 +38,8 @@
310 #define MTK_PPE_FLOW_CFG_IP4_HASH_FLOW_LABEL BIT(18)
311 #define MTK_PPE_FLOW_CFG_IP4_HASH_GRE_KEY BIT(19)
312 #define MTK_PPE_FLOW_CFG_IP6_HASH_GRE_KEY BIT(20)
313+#define MTK_PPE_FLOW_CFG_IPV4_MAPE_EN BIT(21)
314+#define MTK_PPE_FLOW_CFG_IPV4_MAPT_EN BIT(22)
315
316 #define MTK_PPE_IP_PROTO_CHK 0x208
317 #define MTK_PPE_IP_PROTO_CHK_IPV4 GENMASK(15, 0)
318@@ -54,6 +59,7 @@
319 #define MTK_PPE_TB_CFG_HASH_MODE GENMASK(15, 14)
320 #define MTK_PPE_TB_CFG_SCAN_MODE GENMASK(17, 16)
321 #define MTK_PPE_TB_CFG_HASH_DEBUG GENMASK(19, 18)
322+#define MTK_PPE_TB_CFG_INFO_SEL BIT(20)
323
324 enum {
325 MTK_PPE_SCAN_MODE_DISABLED,
326@@ -111,6 +117,8 @@ enum {
327
328 #define MTK_PPE_DEFAULT_CPU_PORT 0x248
329 #define MTK_PPE_DEFAULT_CPU_PORT_MASK(_n) (GENMASK(2, 0) << ((_n) * 4))
330+#define MTK_PPE_DEFAULT_CPU_PORT1 0x24C
331+#define MTK_PPE_DEFAULT_CPU_PORT_MASK(_n) (GENMASK(2, 0) << ((_n) * 4))
332
333 #define MTK_PPE_MTU_DROP 0x308
334
335@@ -141,4 +149,6 @@ enum {
336 #define MTK_PPE_MIB_CACHE_CTL_EN BIT(0)
337 #define MTK_PPE_MIB_CACHE_CTL_FLUSH BIT(2)
338
339+#define MTK_PPE_SBW_CTRL 0x374
340+
341 #endif
342--
3432.18.0
344