Gitiles
Code Review
Sign In
git01.mediatek.com
/
filogic
/
uboot
/
413c7b300d534f242ae6562f4728f028520f203e
/
arch
/
riscv
/
dts
/
jh7110-u-boot.dtsi
9d82440
riscv: dts: jh7110: Enable PLL node in SPL
by Bo Gan
· Tue Mar 05 19:00:11 2024 -0800
1345c9e
riscv: dts: jh7110: Add clock source from PLL
by Xingyu Wu
· Fri Jul 07 18:50:09 2023 +0800
94817bf
riscv: dts: jh7110: Add initial u-boot device tree
by Yanhong Wang
· Wed Mar 29 11:42:22 2023 +0800