blob: b7bd9c9a342a4666738d87fb02eb679b2d189382 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: BSD-3-Clause
Mateusz Kulikowski2507d822016-03-31 23:12:32 +02002/*
3 * Clock drivers for Qualcomm APQ8016
4 *
5 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
6 *
7 * Based on Little Kernel driver, simplified
Mateusz Kulikowski2507d822016-03-31 23:12:32 +02008 */
9
Stephen Warrena9622432016-06-17 09:44:00 -060010#include <clk-uclass.h>
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020011#include <dm.h>
12#include <errno.h>
13#include <asm/io.h>
14#include <linux/bitops.h>
Caleb Connolly154ed1d2024-02-26 17:26:21 +000015#include <dt-bindings/clock/qcom,gcc-msm8916.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000016
Caleb Connolly878b26a2023-11-07 12:40:59 +000017#include "clock-qcom.h"
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020018
Sam Dayfbda2a12024-05-06 10:26:54 +000019#define USB_HS_SYSTEM_CLK_CMD_RCGR 0x41010
20
Caleb Connolly10a0abb2023-11-07 12:41:03 +000021/* Clocks: (from CLK_CTL_BASE) */
22#define GPLL0_STATUS (0x2101C)
23#define APCS_GPLL_ENA_VOTE (0x45000)
24#define APCS_CLOCK_BRANCH_ENA_VOTE (0x45004)
25
Stephan Gerhold0b6f6f12025-04-24 11:16:41 +020026#define SDCC_CMD_RCGR(n) (((n) * 0x1000) + 0x42004)
Caleb Connolly10a0abb2023-11-07 12:41:03 +000027
28/* BLSP1 AHB clock (root clock for BLSP) */
29#define BLSP1_AHB_CBCR 0x1008
30
31/* Uart clock control registers */
Sumit Gargbf06b692024-04-12 15:24:33 +053032#define BLSP1_UART1_APPS_CBCR (0x203C)
33#define BLSP1_UART1_APPS_CMD_RCGR (0x2044)
Caleb Connolly10a0abb2023-11-07 12:41:03 +000034#define BLSP1_UART2_APPS_CBCR (0x302C)
35#define BLSP1_UART2_APPS_CMD_RCGR (0x3034)
Caleb Connolly10a0abb2023-11-07 12:41:03 +000036
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020037/* GPLL0 clock control registers */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020038#define GPLL0_STATUS_ACTIVE BIT(17)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020039
Ramon Friedae299772018-05-16 12:13:39 +030040static struct pll_vote_clk gpll0_vote_clk = {
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010041 .status = GPLL0_STATUS,
42 .status_bit = GPLL0_STATUS_ACTIVE,
43 .ena_vote = APCS_GPLL_ENA_VOTE,
Ramon Friedae299772018-05-16 12:13:39 +030044 .vote_bit = BIT(0),
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010045};
46
Ramon Friedae299772018-05-16 12:13:39 +030047static struct vote_clk gcc_blsp1_ahb_clk = {
48 .cbcr_reg = BLSP1_AHB_CBCR,
49 .ena_vote = APCS_CLOCK_BRANCH_ENA_VOTE,
50 .vote_bit = BIT(10),
51};
52
Sam Dayfbda2a12024-05-06 10:26:54 +000053static const struct gate_clk apq8016_clks[] = {
Stephan Gerhold726ae852025-04-24 11:16:45 +020054 GATE_CLK_POLLED(GCC_PRNG_AHB_CLK, 0x45004, BIT(8), 0x13004),
Stephan Gerhold8c15c172025-04-24 11:16:46 +020055 GATE_CLK_POLLED(GCC_SDCC1_AHB_CLK, 0x4201c, BIT(0), 0x4201c),
56 GATE_CLK_POLLED(GCC_SDCC1_APPS_CLK, 0x42018, BIT(0), 0x42018),
57 GATE_CLK_POLLED(GCC_SDCC2_AHB_CLK, 0x4301c, BIT(0), 0x4301c),
58 GATE_CLK_POLLED(GCC_SDCC2_APPS_CLK, 0x43018, BIT(0), 0x43018),
Stephan Gerhold726ae852025-04-24 11:16:45 +020059 GATE_CLK_POLLED(GCC_USB_HS_AHB_CLK, 0x41008, BIT(0), 0x41008),
60 GATE_CLK_POLLED(GCC_USB_HS_SYSTEM_CLK, 0x41004, BIT(0), 0x41004),
Sam Dayfbda2a12024-05-06 10:26:54 +000061};
62
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010063/* SDHCI */
Sumit Gargbf06b692024-04-12 15:24:33 +053064static int apq8016_clk_init_sdc(struct msm_clk_priv *priv, int slot, uint rate)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020065{
Caleb Connolly397c84f2023-11-07 12:41:05 +000066 int div = 15; /* 100MHz default */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020067
68 if (rate == 200000000)
69 div = 4;
70
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020071 /* 800Mhz/div, gpll0 */
Caleb Connollycbdad442024-04-03 14:07:40 +020072 clk_rcg_set_rate_mnd(priv->base, SDCC_CMD_RCGR(slot), div, 0, 0,
Caleb Connollyfbacc672023-11-07 12:41:04 +000073 CFG_CLK_SRC_GPLL0, 8);
Ramon Friedae299772018-05-16 12:13:39 +030074 clk_enable_gpll0(priv->base, &gpll0_vote_clk);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020075
76 return rate;
77}
78
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010079/* UART: 115200 */
Sumit Gargbf06b692024-04-12 15:24:33 +053080int apq8016_clk_init_uart(phys_addr_t base, unsigned long id)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020081{
Sumit Gargbf06b692024-04-12 15:24:33 +053082 u32 cmd_rcgr, apps_cbcr;
83
84 switch (id) {
85 case GCC_BLSP1_UART1_APPS_CLK:
86 cmd_rcgr = BLSP1_UART1_APPS_CMD_RCGR;
87 apps_cbcr = BLSP1_UART1_APPS_CBCR;
88 break;
89 case GCC_BLSP1_UART2_APPS_CLK:
90 cmd_rcgr = BLSP1_UART2_APPS_CMD_RCGR;
91 apps_cbcr = BLSP1_UART2_APPS_CBCR;
92 break;
93 default:
94 return 0;
95 }
96
Ramon Friedae299772018-05-16 12:13:39 +030097 /* Enable AHB clock */
Caleb Connolly32ca7872024-03-01 15:00:24 +000098 clk_enable_vote_clk(base, &gcc_blsp1_ahb_clk);
Ramon Friedae299772018-05-16 12:13:39 +030099
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200100 /* 7372800 uart block clock @ GPLL0 */
Sumit Gargbf06b692024-04-12 15:24:33 +0530101 clk_rcg_set_rate_mnd(base, cmd_rcgr, 1, 144, 15625, CFG_CLK_SRC_GPLL0,
102 16);
Ramon Friedae299772018-05-16 12:13:39 +0300103
104 /* Vote for gpll0 clock */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000105 clk_enable_gpll0(base, &gpll0_vote_clk);
Ramon Friedae299772018-05-16 12:13:39 +0300106
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200107 /* Enable core clk */
Sumit Gargbf06b692024-04-12 15:24:33 +0530108 clk_enable_cbc(base + apps_cbcr);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200109
110 return 0;
111}
112
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000113static ulong apq8016_clk_set_rate(struct clk *clk, ulong rate)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200114{
Stephen Warrena9622432016-06-17 09:44:00 -0600115 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200116
Stephen Warrena9622432016-06-17 09:44:00 -0600117 switch (clk->id) {
Caleb Connolly154ed1d2024-02-26 17:26:21 +0000118 case GCC_SDCC1_APPS_CLK: /* SDC1 */
Sumit Gargbf06b692024-04-12 15:24:33 +0530119 return apq8016_clk_init_sdc(priv, 0, rate);
Caleb Connolly154ed1d2024-02-26 17:26:21 +0000120 case GCC_SDCC2_APPS_CLK: /* SDC2 */
Sumit Gargbf06b692024-04-12 15:24:33 +0530121 return apq8016_clk_init_sdc(priv, 1, rate);
122 case GCC_BLSP1_UART1_APPS_CLK: /* UART1 */
Caleb Connolly154ed1d2024-02-26 17:26:21 +0000123 case GCC_BLSP1_UART2_APPS_CLK: /* UART2 */
Sumit Gargbf06b692024-04-12 15:24:33 +0530124 apq8016_clk_init_uart(priv->base, clk->id);
Caleb Connollybc9348b2024-04-15 16:03:38 +0100125 return 7372800;
Sam Dayfbda2a12024-05-06 10:26:54 +0000126 case GCC_USB_HS_SYSTEM_CLK:
127 if (rate != 80000000)
128 log_warning("Unexpected rate %ld requested for USB_HS_SYSTEM_CLK\n",
Tom Rinib85896e2024-07-05 10:22:53 -0600129 rate);
Sam Dayfbda2a12024-05-06 10:26:54 +0000130 clk_rcg_set_rate_mnd(priv->base, USB_HS_SYSTEM_CLK_CMD_RCGR,
Tom Rinib85896e2024-07-05 10:22:53 -0600131 10, 0, 0, CFG_CLK_SRC_GPLL0, 0);
Sam Dayfbda2a12024-05-06 10:26:54 +0000132 return rate;
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200133 default:
134 return 0;
135 }
136}
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530137
Sam Dayfbda2a12024-05-06 10:26:54 +0000138static int apq8016_clk_enable(struct clk *clk)
139{
140 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
141
Sam Dayab3dad32025-02-12 07:01:47 +0000142 if (priv->data->num_clks < clk->id || !apq8016_clks[clk->id].reg) {
Sam Dayfbda2a12024-05-06 10:26:54 +0000143 log_warning("%s: unknown clk id %lu\n", __func__, clk->id);
144 return 0;
145 }
146
Sam Dayab3dad32025-02-12 07:01:47 +0000147 debug("%s: enabling clock %s\n", __func__, apq8016_clks[clk->id].name);
Sam Dayfbda2a12024-05-06 10:26:54 +0000148
Caleb Connollycb1b2972025-03-14 15:31:19 +0000149 return qcom_gate_clk_en(priv, clk->id);
Sam Dayfbda2a12024-05-06 10:26:54 +0000150}
151
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000152static struct msm_clk_data apq8016_clk_data = {
153 .set_rate = apq8016_clk_set_rate,
Sam Dayfbda2a12024-05-06 10:26:54 +0000154 .clks = apq8016_clks,
155 .num_clks = ARRAY_SIZE(apq8016_clks),
156 .enable = apq8016_clk_enable,
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000157};
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000158
159static const struct udevice_id gcc_apq8016_of_match[] = {
160 {
Caleb Connolly3e88e6e2024-02-26 17:26:09 +0000161 .compatible = "qcom,gcc-msm8916",
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000162 .data = (ulong)&apq8016_clk_data,
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000163 },
164 { }
165};
166
167U_BOOT_DRIVER(gcc_apq8016) = {
168 .name = "gcc_apq8016",
169 .id = UCLASS_NOP,
170 .of_match = gcc_apq8016_of_match,
171 .bind = qcom_cc_bind,
172 .flags = DM_FLAG_PRE_RELOC,
173};