blob: 5a5868169c8979d667a2f4cd929078c9de60f7b4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: BSD-3-Clause
Mateusz Kulikowski2507d822016-03-31 23:12:32 +02002/*
3 * Clock drivers for Qualcomm APQ8016
4 *
5 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
6 *
7 * Based on Little Kernel driver, simplified
Mateusz Kulikowski2507d822016-03-31 23:12:32 +02008 */
9
10#include <common.h>
Stephen Warrena9622432016-06-17 09:44:00 -060011#include <clk-uclass.h>
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020012#include <dm.h>
13#include <errno.h>
14#include <asm/io.h>
15#include <linux/bitops.h>
Caleb Connolly154ed1d2024-02-26 17:26:21 +000016#include <dt-bindings/clock/qcom,gcc-msm8916.h>
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000017
Caleb Connolly878b26a2023-11-07 12:40:59 +000018#include "clock-qcom.h"
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020019
Caleb Connolly10a0abb2023-11-07 12:41:03 +000020/* Clocks: (from CLK_CTL_BASE) */
21#define GPLL0_STATUS (0x2101C)
22#define APCS_GPLL_ENA_VOTE (0x45000)
23#define APCS_CLOCK_BRANCH_ENA_VOTE (0x45004)
24
25#define SDCC_BCR(n) ((n * 0x1000) + 0x41000)
Caleb Connollycbdad442024-04-03 14:07:40 +020026#define SDCC_CMD_RCGR(n) (((n + 1) * 0x1000) + 0x41004)
Caleb Connolly10a0abb2023-11-07 12:41:03 +000027#define SDCC_APPS_CBCR(n) ((n * 0x1000) + 0x41018)
28#define SDCC_AHB_CBCR(n) ((n * 0x1000) + 0x4101C)
29
30/* BLSP1 AHB clock (root clock for BLSP) */
31#define BLSP1_AHB_CBCR 0x1008
32
33/* Uart clock control registers */
34#define BLSP1_UART2_BCR (0x3028)
35#define BLSP1_UART2_APPS_CBCR (0x302C)
36#define BLSP1_UART2_APPS_CMD_RCGR (0x3034)
Caleb Connolly10a0abb2023-11-07 12:41:03 +000037
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020038/* GPLL0 clock control registers */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020039#define GPLL0_STATUS_ACTIVE BIT(17)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020040
Ramon Friedae299772018-05-16 12:13:39 +030041static struct pll_vote_clk gpll0_vote_clk = {
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010042 .status = GPLL0_STATUS,
43 .status_bit = GPLL0_STATUS_ACTIVE,
44 .ena_vote = APCS_GPLL_ENA_VOTE,
Ramon Friedae299772018-05-16 12:13:39 +030045 .vote_bit = BIT(0),
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010046};
47
Ramon Friedae299772018-05-16 12:13:39 +030048static struct vote_clk gcc_blsp1_ahb_clk = {
49 .cbcr_reg = BLSP1_AHB_CBCR,
50 .ena_vote = APCS_CLOCK_BRANCH_ENA_VOTE,
51 .vote_bit = BIT(10),
52};
53
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010054/* SDHCI */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020055static int clk_init_sdc(struct msm_clk_priv *priv, int slot, uint rate)
56{
Caleb Connolly397c84f2023-11-07 12:41:05 +000057 int div = 15; /* 100MHz default */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020058
59 if (rate == 200000000)
60 div = 4;
61
62 clk_enable_cbc(priv->base + SDCC_AHB_CBCR(slot));
63 /* 800Mhz/div, gpll0 */
Caleb Connollycbdad442024-04-03 14:07:40 +020064 clk_rcg_set_rate_mnd(priv->base, SDCC_CMD_RCGR(slot), div, 0, 0,
Caleb Connollyfbacc672023-11-07 12:41:04 +000065 CFG_CLK_SRC_GPLL0, 8);
Ramon Friedae299772018-05-16 12:13:39 +030066 clk_enable_gpll0(priv->base, &gpll0_vote_clk);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020067 clk_enable_cbc(priv->base + SDCC_APPS_CBCR(slot));
68
69 return rate;
70}
71
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010072/* UART: 115200 */
Caleb Connolly32ca7872024-03-01 15:00:24 +000073int apq8016_clk_init_uart(phys_addr_t base)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020074{
Ramon Friedae299772018-05-16 12:13:39 +030075 /* Enable AHB clock */
Caleb Connolly32ca7872024-03-01 15:00:24 +000076 clk_enable_vote_clk(base, &gcc_blsp1_ahb_clk);
Ramon Friedae299772018-05-16 12:13:39 +030077
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020078 /* 7372800 uart block clock @ GPLL0 */
Caleb Connollycbdad442024-04-03 14:07:40 +020079 clk_rcg_set_rate_mnd(base, BLSP1_UART2_APPS_CMD_RCGR, 1, 144, 15625,
Caleb Connollyfbacc672023-11-07 12:41:04 +000080 CFG_CLK_SRC_GPLL0, 16);
Ramon Friedae299772018-05-16 12:13:39 +030081
82 /* Vote for gpll0 clock */
Caleb Connolly32ca7872024-03-01 15:00:24 +000083 clk_enable_gpll0(base, &gpll0_vote_clk);
Ramon Friedae299772018-05-16 12:13:39 +030084
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020085 /* Enable core clk */
Caleb Connolly32ca7872024-03-01 15:00:24 +000086 clk_enable_cbc(base + BLSP1_UART2_APPS_CBCR);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020087
88 return 0;
89}
90
Caleb Connolly10a0abb2023-11-07 12:41:03 +000091static ulong apq8016_clk_set_rate(struct clk *clk, ulong rate)
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020092{
Stephen Warrena9622432016-06-17 09:44:00 -060093 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020094
Stephen Warrena9622432016-06-17 09:44:00 -060095 switch (clk->id) {
Caleb Connolly154ed1d2024-02-26 17:26:21 +000096 case GCC_SDCC1_APPS_CLK: /* SDC1 */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +020097 return clk_init_sdc(priv, 0, rate);
98 break;
Caleb Connolly154ed1d2024-02-26 17:26:21 +000099 case GCC_SDCC2_APPS_CLK: /* SDC2 */
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200100 return clk_init_sdc(priv, 1, rate);
101 break;
Caleb Connolly154ed1d2024-02-26 17:26:21 +0000102 case GCC_BLSP1_UART2_APPS_CLK: /* UART2 */
Caleb Connolly32ca7872024-03-01 15:00:24 +0000103 return apq8016_clk_init_uart(priv->base);
Mateusz Kulikowski2507d822016-03-31 23:12:32 +0200104 break;
105 default:
106 return 0;
107 }
108}
Sumit Garg1d1ca6e2022-08-04 19:57:14 +0530109
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000110static struct msm_clk_data apq8016_clk_data = {
111 .set_rate = apq8016_clk_set_rate,
112};
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000113
114static const struct udevice_id gcc_apq8016_of_match[] = {
115 {
Caleb Connolly3e88e6e2024-02-26 17:26:09 +0000116 .compatible = "qcom,gcc-msm8916",
Caleb Connolly10a0abb2023-11-07 12:41:03 +0000117 .data = (ulong)&apq8016_clk_data,
Konrad Dybcio6c0b8442023-11-07 12:41:01 +0000118 },
119 { }
120};
121
122U_BOOT_DRIVER(gcc_apq8016) = {
123 .name = "gcc_apq8016",
124 .id = UCLASS_NOP,
125 .of_match = gcc_apq8016_of_match,
126 .bind = qcom_cc_bind,
127 .flags = DM_FLAG_PRE_RELOC,
128};