blob: 0d1f7799cf9bf90b7530e5e67d5b173dccd3beb6 [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
Kumar Galae78f6652010-07-09 00:02:34 -05002 * Copyright 2006, 2010 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05003 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050039#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020040#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce0bd25092008-11-06 17:37:35 -060041/*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
Becky Bruce16334362009-02-03 18:10:54 -060042#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050043
Jon Loeliger5c8aa972006-04-26 17:58:56 -050044#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060045#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050047
Becky Bruce6c2bec32008-10-31 17:14:14 -050048/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060049 * virtual address to be used for temporary mappings. There
50 * should be 128k free at this VA.
51 */
52#define CONFIG_SYS_SCRATCH_VA 0xe0000000
53
54/*
Becky Bruce6c2bec32008-10-31 17:14:14 -050055 * set this to enable Rapid IO. PCI and RIO are mutually exclusive
56 */
57/*#define CONFIG_RIO 1*/
58
59#ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
Ed Swarthout91080f72007-08-02 14:09:49 -050060#define CONFIG_PCI 1 /* Enable PCI/PCIE */
Kumar Galae78f6652010-07-09 00:02:34 -050061#define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */
62#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050063#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050064#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce6c2bec32008-10-31 17:14:14 -050065#endif
Becky Bruceb415b562008-01-23 16:31:01 -060066#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050067
Wolfgang Denka1be4762008-05-20 16:00:29 +020068#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070
Becky Bruce03ea1be2008-05-08 19:02:12 -050071#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060072#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050073
Wolfgang Denka1be4762008-05-20 16:00:29 +020074#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050075
Jon Loeliger465b9d82006-04-27 10:15:16 -050076/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050077 * L2CR setup -- make sure this is right for your board!
78 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050080#define L2_INIT 0
81#define L2_ENABLE (L2CR_L2E)
82
83#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050084#ifndef __ASSEMBLY__
85extern unsigned long get_board_sys_clk(unsigned long dummy);
86#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020087#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050088#endif
89
Jon Loeliger5c8aa972006-04-26 17:58:56 -050090#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
91
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
93#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050094
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095/*
Becky Bruce0bd25092008-11-06 17:37:35 -060096 * With the exception of PCI Memory and Rapid IO, most devices will simply
97 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
98 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
99 */
100#ifdef CONFIG_PHYS_64BIT
101#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
102#else
103#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
104#endif
105
106/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500107 * Base addresses -- Note these are effective addresses where the
108 * actual resources get mapped (not physical addresses)
109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600111#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500113
Becky Bruce0bd25092008-11-06 17:37:35 -0600114/* Physical addresses */
115#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
116#ifdef CONFIG_PHYS_64BIT
117#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf
Becky Bruce48d3ce22008-11-07 13:46:19 -0600118#define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \
119 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
Becky Bruce0bd25092008-11-06 17:37:35 -0600120#else
121#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Becky Bruce48d3ce22008-11-07 13:46:19 -0600122#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Becky Bruce0bd25092008-11-06 17:37:35 -0600123#endif
124
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500125/*
126 * DDR Setup
127 */
Kumar Galacad506c2008-08-26 15:01:35 -0500128#define CONFIG_FSL_DDR2
129#undef CONFIG_FSL_DDR_INTERACTIVE
130#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
131#define CONFIG_DDR_SPD
132
133#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
134#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
137#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600138#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500139#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500140
Kumar Galacad506c2008-08-26 15:01:35 -0500141#define CONFIG_NUM_DDR_CONTROLLERS 2
142#define CONFIG_DIMM_SLOTS_PER_CTLR 2
143#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500144
Kumar Galacad506c2008-08-26 15:01:35 -0500145/*
146 * I2C addresses of SPD EEPROMs
147 */
148#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
149#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
150#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
151#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500152
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500153
Kumar Galacad506c2008-08-26 15:01:35 -0500154/*
155 * These are used when DDR doesn't use SPD.
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
158#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
159#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
160#define CONFIG_SYS_DDR_TIMING_3 0x00000000
161#define CONFIG_SYS_DDR_TIMING_0 0x00260802
162#define CONFIG_SYS_DDR_TIMING_1 0x39357322
163#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
164#define CONFIG_SYS_DDR_MODE_1 0x00480432
165#define CONFIG_SYS_DDR_MODE_2 0x00000000
166#define CONFIG_SYS_DDR_INTERVAL 0x06090100
167#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
168#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
169#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
170#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
171#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
172#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500173
Jon Loeliger4eab6232008-01-15 13:42:41 -0600174#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200176#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
178#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500179
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600180#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Bruce0bd25092008-11-06 17:37:35 -0600181#define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \
182 | CONFIG_SYS_PHYS_ADDR_HIGH)
183
Becky Bruce1f642fc2009-02-02 16:34:52 -0600184#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500185
Becky Bruce0bd25092008-11-06 17:37:35 -0600186#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
187 | 0x00001001) /* port size 16bit */
188#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500189
Becky Bruce0bd25092008-11-06 17:37:35 -0600190#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
191 | 0x00001001) /* port size 16bit */
192#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500193
Becky Bruce0bd25092008-11-06 17:37:35 -0600194#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
195 | 0x00000801) /* port size 8bit */
196#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500197
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600198/*
199 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
200 * The PIXIS and CF by themselves aren't large enough to take up the 128k
201 * required for the smallest BAT mapping, so there's a 64k hole.
202 */
203#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Bruce0bd25092008-11-06 17:37:35 -0600204#define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \
205 | CONFIG_SYS_PHYS_ADDR_HIGH)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500206
Kim Phillips53b34982007-08-21 17:00:17 -0500207#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600208#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Bruce0bd25092008-11-06 17:37:35 -0600209#define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600210#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500211#define PIXIS_ID 0x0 /* Board ID at offset 0 */
212#define PIXIS_VER 0x1 /* Board version at offset 1 */
213#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
214#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
215#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
216#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
217#define PIXIS_VCTL 0x10 /* VELA Control Register */
218#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
219#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
220#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500221#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
222#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500223#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
224#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
225#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
226#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500228
Becky Bruce74d126f2008-10-31 17:13:49 -0500229/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600230#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600231#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500232
Becky Bruce2e1aef02008-11-05 14:55:32 -0600233#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500235
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#undef CONFIG_SYS_FLASH_CHECKSUM
237#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
238#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Becky Bruce2a978672008-11-05 14:55:35 -0600239#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
240#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500241
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200242#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_FLASH_CFI
244#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
247#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500250#endif
251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800253#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500255#endif
256
257#undef CONFIG_CLOCKS_IN_MHZ
258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_INIT_RAM_LOCK 1
260#ifndef CONFIG_SYS_INIT_RAM_LOCK
261#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500262#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500264#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
268#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
269#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500270
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
272#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500273
274/* Serial Port */
275#define CONFIG_CONS_INDEX 1
276#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_NS16550
278#define CONFIG_SYS_NS16550_SERIAL
279#define CONFIG_SYS_NS16550_REG_SIZE 1
280#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500281
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500283 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
286#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500287
288/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_HUSH_PARSER
290#ifdef CONFIG_SYS_HUSH_PARSER
291#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500292#endif
293
Jon Loeliger465b9d82006-04-27 10:15:16 -0500294/*
295 * Pass open firmware flat tree to kernel
296 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600297#define CONFIG_OF_LIBFDT 1
298#define CONFIG_OF_BOARD_SETUP 1
299#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500300
Jon Loeliger20836d42006-05-19 13:22:44 -0500301/*
302 * I2C
303 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500304#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
305#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500306#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
308#define CONFIG_SYS_I2C_SLAVE 0x7F
309#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
310#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500311
Jon Loeliger20836d42006-05-19 13:22:44 -0500312/*
313 * RapidIO MMU
314 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600315#define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600316#ifdef CONFIG_PHYS_64BIT
317#define CONFIG_SYS_RIO_MEM_PHYS 0x0000000c00000000ULL
318#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
Becky Bruce0bd25092008-11-06 17:37:35 -0600320#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500322
323/*
324 * General PCI
325 * Addresses are mapped 1-1.
326 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600327
Kumar Galae78f6652010-07-09 00:02:34 -0500328#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600329#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500330#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
331#define CONFIG_SYS_PCIE1_MEM_PHYS 0x0000000c00000000ULL
Becky Bruce0bd25092008-11-06 17:37:35 -0600332#else
Kumar Galae78f6652010-07-09 00:02:34 -0500333#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
334#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Bruce0bd25092008-11-06 17:37:35 -0600335#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500336#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
337#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
338#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
339#define CONFIG_SYS_PCIE1_IO_PHYS (CONFIG_SYS_PCIE1_IO_VIRT \
Becky Bruce0bd25092008-11-06 17:37:35 -0600340 | CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500341#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500342
Becky Bruce6a026a62009-02-03 18:10:56 -0600343#ifdef CONFIG_PHYS_64BIT
344/*
Kumar Galae78f6652010-07-09 00:02:34 -0500345 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600346 * This will increase the amount of PCI address space available for
347 * for mapping RAM.
348 */
Kumar Galae78f6652010-07-09 00:02:34 -0500349#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600350#else
Kumar Galae78f6652010-07-09 00:02:34 -0500351#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
352 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600353#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500354#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
355 + CONFIG_SYS_PCIE1_MEM_SIZE)
356#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
357 + CONFIG_SYS_PCIE1_MEM_SIZE)
358#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
359#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
360#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
361 + CONFIG_SYS_PCIE1_IO_SIZE)
362#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
363 + CONFIG_SYS_PCIE1_IO_SIZE)
364#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500365
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500366#if defined(CONFIG_PCI)
367
Wolfgang Denka1be4762008-05-20 16:00:29 +0200368#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500369
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500371
372#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200373#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500374
375#define CONFIG_RTL8139
376
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500377#undef CONFIG_EEPRO100
378#undef CONFIG_TULIP
379
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200380/************************************************************
381 * USB support
382 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200383#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200384#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200385#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD2a7a0312009-05-16 12:14:54 +0200386#define CONFIG_SYS_STDIO_DEREGISTER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_USB_EVENT_POLL 1
388#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
389#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
390#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200391
Jason Jinbb20f352007-07-13 12:14:58 +0800392/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500393#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800394
395/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500396/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800397
398/* video */
399#define CONFIG_VIDEO
400
401#if defined(CONFIG_VIDEO)
402#define CONFIG_BIOSEMU
403#define CONFIG_CFB_CONSOLE
404#define CONFIG_VIDEO_SW_CURSOR
405#define CONFIG_VGA_AS_SINGLE_DEVICE
406#define CONFIG_ATI_RADEON_FB
407#define CONFIG_VIDEO_LOGO
408/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Galae78f6652010-07-09 00:02:34 -0500409#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800410#endif
411
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500412#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500413
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800414#define CONFIG_DOS_PARTITION
415#define CONFIG_SCSI_AHCI
416
417#ifdef CONFIG_SCSI_AHCI
418#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
420#define CONFIG_SYS_SCSI_MAX_LUN 1
421#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
422#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800423#endif
424
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500425#endif /* CONFIG_PCI */
426
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500427#if defined(CONFIG_TSEC_ENET)
428
429#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200430#define CONFIG_NET_MULTI 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500431#endif
432
433#define CONFIG_MII 1 /* MII PHY management */
434
Wolfgang Denka1be4762008-05-20 16:00:29 +0200435#define CONFIG_TSEC1 1
436#define CONFIG_TSEC1_NAME "eTSEC1"
437#define CONFIG_TSEC2 1
438#define CONFIG_TSEC2_NAME "eTSEC2"
439#define CONFIG_TSEC3 1
440#define CONFIG_TSEC3_NAME "eTSEC3"
441#define CONFIG_TSEC4 1
442#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500443
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500444#define TSEC1_PHY_ADDR 0
445#define TSEC2_PHY_ADDR 1
446#define TSEC3_PHY_ADDR 2
447#define TSEC4_PHY_ADDR 3
448#define TSEC1_PHYIDX 0
449#define TSEC2_PHYIDX 0
450#define TSEC3_PHYIDX 0
451#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500452#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
453#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
454#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
455#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500456
457#define CONFIG_ETHPRIME "eTSEC1"
458
459#endif /* CONFIG_TSEC_ENET */
460
Becky Bruce0bd25092008-11-06 17:37:35 -0600461/* Contort an addr into the format needed for BATs */
462#ifdef CONFIG_PHYS_64BIT
463#define BAT_PHYS_ADDR(x) ((unsigned long) \
464 ((x & 0x00000000ffffffffULL) | \
465 ((x & 0x0000000e00000000ULL) >> 24) | \
466 ((x & 0x0000000100000000ULL) >> 30)))
467#else
468#define BAT_PHYS_ADDR(x) (x)
469#endif
470
471
472/* Put high physical address bits into the BAT format */
473#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
474#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
475
Jon Loeliger20836d42006-05-19 13:22:44 -0500476/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600477 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500478 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500480#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500481
Jon Loeliger20836d42006-05-19 13:22:44 -0500482/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600483 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500484 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600485#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
486 | BATL_PP_RW | BATL_CACHEINHIBIT | \
487 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600488#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
489 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600490#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
491 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600492#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500493
494/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500495 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500496 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600497 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500498 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500499#ifdef CONFIG_PCI
Kumar Galae78f6652010-07-09 00:02:34 -0500500#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600501 | BATL_PP_RW | BATL_CACHEINHIBIT \
502 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500503#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500504 | BATU_VS | BATU_VP)
Kumar Galae78f6652010-07-09 00:02:34 -0500505#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600506 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500507#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
508#else /* CONFIG_RIO */
Becky Bruce0bd25092008-11-06 17:37:35 -0600509#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
510 | BATL_PP_RW | BATL_CACHEINHIBIT | \
511 BATL_GUARDEDSTORAGE)
512#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
513 | BATU_VS | BATU_VP)
514#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
515 | BATL_PP_RW | BATL_CACHEINHIBIT)
516
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200517#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500518 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200519#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
520#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
521#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500522#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500523
Jon Loeliger20836d42006-05-19 13:22:44 -0500524/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600525 * BAT3 CCSR Space
Becky Bruce0bd25092008-11-06 17:37:35 -0600526 * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
527 * instead. The assembler chokes on ULL.
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500528 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600529#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
530 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
531 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
532 | BATL_PP_RW | BATL_CACHEINHIBIT \
533 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600534#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
535 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600536#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
537 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
538 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
539 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200540#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500541
Becky Bruce0bd25092008-11-06 17:37:35 -0600542#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
543#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
544 | BATL_PP_RW | BATL_CACHEINHIBIT \
545 | BATL_GUARDEDSTORAGE)
546#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
547 | BATU_BL_1M | BATU_VS | BATU_VP)
548#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
549 | BATL_PP_RW | BATL_CACHEINHIBIT)
550#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
551#endif
552
Jon Loeliger20836d42006-05-19 13:22:44 -0500553/*
Kumar Galae78f6652010-07-09 00:02:34 -0500554 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500555 */
Kumar Galae78f6652010-07-09 00:02:34 -0500556#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600557 | BATL_PP_RW | BATL_CACHEINHIBIT \
558 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500559#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600560 | BATU_VS | BATU_VP)
Kumar Galae78f6652010-07-09 00:02:34 -0500561#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600562 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200563#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500564
Jon Loeliger20836d42006-05-19 13:22:44 -0500565/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600566 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500567 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200568#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
569#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
570#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
571#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500572
Jon Loeliger20836d42006-05-19 13:22:44 -0500573/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600574 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500575 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600576#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
577 | BATL_PP_RW | BATL_CACHEINHIBIT \
578 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600579#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
580 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600581#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
582 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200583#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500584
Becky Bruce2a978672008-11-05 14:55:35 -0600585/* Map the last 1M of flash where we're running from reset */
586#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
587 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
588#define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
589#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
590 | BATL_MEMCOHERENCE)
591#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
592
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600593/*
594 * BAT7 FREE - used later for tmp mappings
595 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_DBAT7L 0x00000000
597#define CONFIG_SYS_DBAT7U 0x00000000
598#define CONFIG_SYS_IBAT7L 0x00000000
599#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500600
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500601/*
602 * Environment
603 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200604#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200605 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200606 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200607 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500608#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200609 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200610 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500611#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600612#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500613
614#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200615#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500616
Jon Loeliger46b6c792007-06-11 19:03:44 -0500617
618/*
Jon Loeligered26c742007-07-10 09:10:49 -0500619 * BOOTP options
620 */
621#define CONFIG_BOOTP_BOOTFILESIZE
622#define CONFIG_BOOTP_BOOTPATH
623#define CONFIG_BOOTP_GATEWAY
624#define CONFIG_BOOTP_HOSTNAME
625
626
627/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500628 * Command line configuration.
629 */
630#include <config_cmd_default.h>
631
632#define CONFIG_CMD_PING
633#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600634#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500635
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200636#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500637 #undef CONFIG_CMD_SAVEENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500638#endif
639
Jon Loeliger46b6c792007-06-11 19:03:44 -0500640#if defined(CONFIG_PCI)
641 #define CONFIG_CMD_PCI
642 #define CONFIG_CMD_SCSI
643 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800644 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500645#endif
646
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500647
648#undef CONFIG_WATCHDOG /* watchdog disabled */
649
650/*
651 * Miscellaneous configurable options
652 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200653#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200654#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200655#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
656#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500657
Jon Loeliger46b6c792007-06-11 19:03:44 -0500658#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200659 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500660#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200661 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500662#endif
663
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200664#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
665#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
666#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
667#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500668
669/*
670 * For booting Linux, the board info and command line data
671 * have to be in the first 8 MB of memory, since this is
672 * the maximum mapped by the Linux kernel during initialization.
673 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200674#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500675
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500676/*
677 * Internal Definitions
678 *
679 * Boot Flags
680 */
681#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
682#define BOOTFLAG_WARM 0x02 /* Software reboot */
683
Jon Loeliger46b6c792007-06-11 19:03:44 -0500684#if defined(CONFIG_CMD_KGDB)
685 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
686 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500687#endif
688
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500689/*
690 * Environment Configuration
691 */
692
693/* The mac addresses for all ethernet interface */
694#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200695#define CONFIG_ETHADDR 00:E0:0C:00:00:01
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500696#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
697#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
698#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
699#endif
700
Andy Fleming458c3892007-08-16 16:35:02 -0500701#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500702#define CONFIG_HAS_ETH1 1
703#define CONFIG_HAS_ETH2 1
704#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500705
Jon Loeliger4982cda2006-05-09 08:23:49 -0500706#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500707
708#define CONFIG_HOSTNAME unknown
709#define CONFIG_ROOTPATH /opt/nfsroot
710#define CONFIG_BOOTFILE uImage
Ed Swarthout87c86182007-06-05 12:30:52 -0500711#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500712
Jon Loeliger465b9d82006-04-27 10:15:16 -0500713#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500714#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500715#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500716
Jon Loeliger465b9d82006-04-27 10:15:16 -0500717/* default location for tftp and bootm */
718#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500719
720#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200721#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500722
723#define CONFIG_BAUDRATE 115200
724
Wolfgang Denka1be4762008-05-20 16:00:29 +0200725#define CONFIG_EXTRA_ENV_SETTINGS \
726 "netdev=eth0\0" \
727 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
728 "tftpflash=tftpboot $loadaddr $uboot; " \
729 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
730 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
731 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
732 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
733 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
734 "consoledev=ttyS0\0" \
735 "ramdiskaddr=2000000\0" \
736 "ramdiskfile=your.ramdisk.u-boot\0" \
737 "fdtaddr=c00000\0" \
738 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600739 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
740 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200741 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500742
743
Wolfgang Denka1be4762008-05-20 16:00:29 +0200744#define CONFIG_NFSBOOTCOMMAND \
745 "setenv bootargs root=/dev/nfs rw " \
746 "nfsroot=$serverip:$rootpath " \
747 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
748 "console=$consoledev,$baudrate $othbootargs;" \
749 "tftp $loadaddr $bootfile;" \
750 "tftp $fdtaddr $fdtfile;" \
751 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500752
Wolfgang Denka1be4762008-05-20 16:00:29 +0200753#define CONFIG_RAMBOOTCOMMAND \
754 "setenv bootargs root=/dev/ram rw " \
755 "console=$consoledev,$baudrate $othbootargs;" \
756 "tftp $ramdiskaddr $ramdiskfile;" \
757 "tftp $loadaddr $bootfile;" \
758 "tftp $fdtaddr $fdtfile;" \
759 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500760
761#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
762
763#endif /* __CONFIG_H */