blob: 60e09c19399d805b5d8e946a9b3f59e65826a315 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05004 */
5
6/*
7 * Corenet DS style board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Shaohui Xie25a2b392011-03-16 10:10:32 +080014#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053015#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080016#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
17#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053018#ifdef CONFIG_NAND
19#define CONFIG_RAMBOOT_NAND
20#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053021#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#else
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090025#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080026#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090027#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080028#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090029#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080030#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090031#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080032#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090033#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000034#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080035#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053036#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080037
Liu Gangb4611ee2012-08-09 05:10:03 +000038#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000039/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000040#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
41#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
42 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000043#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000044#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050047#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050048
Kumar Galae727a362011-01-12 02:48:53 -060049#ifndef CONFIG_RESET_VECTOR_ADDRESS
50#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
51#endif
52
Kumar Galae1c09492010-07-15 16:49:03 -050053#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080054#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040055#define CONFIG_PCIE1 /* PCIE controller 1 */
56#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050057#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050058
Kumar Galae1c09492010-07-15 16:49:03 -050059#define CONFIG_ENV_OVERWRITE
60
Shaohui Xiec6083892011-05-12 18:46:40 +080061#if defined(CONFIG_SPIFLASH)
Shaohui Xiec6083892011-05-12 18:46:40 +080062#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
63#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
64#define CONFIG_ENV_SECT_SIZE 0x10000
65#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000066#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080067#define CONFIG_SYS_MMC_ENV_DEV 0
68#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053069#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080070#elif defined(CONFIG_NAND)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080071#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053072#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000073#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +000074#define CONFIG_ENV_ADDR 0xffe20000
75#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +000076#elif defined(CONFIG_ENV_IS_NOWHERE)
77#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +080078#else
Shaohui Xie25a2b392011-03-16 10:10:32 +080079#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +080080#define CONFIG_ENV_SIZE 0x2000
81#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -050082#endif
83
84#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -050085
86/*
87 * These can be toggled for performance analysis, otherwise use default.
88 */
89#define CONFIG_SYS_CACHE_STASHING
90#define CONFIG_BACKSIDE_L2_CACHE
91#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
92#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +000093#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050094#ifdef CONFIG_DDR_ECC
95#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
96#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
97#endif
98
99#define CONFIG_ENABLE_36BIT_PHYS
100
101#ifdef CONFIG_PHYS_64BIT
102#define CONFIG_ADDR_MAP
103#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
104#endif
105
York Sun18acc8b2010-09-28 15:20:36 -0700106#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500107#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
108#define CONFIG_SYS_MEMTEST_END 0x00400000
Kumar Galae1c09492010-07-15 16:49:03 -0500109
110/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800111 * Config the L3 Cache as L3 SRAM
112 */
113#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
114#ifdef CONFIG_PHYS_64BIT
115#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
116#else
117#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
118#endif
119#define CONFIG_SYS_L3_SIZE (1024 << 10)
120#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
121
Kumar Galae1c09492010-07-15 16:49:03 -0500122#ifdef CONFIG_PHYS_64BIT
123#define CONFIG_SYS_DCSRBAR 0xf0000000
124#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
125#endif
126
127/* EEPROM */
128#define CONFIG_ID_EEPROM
129#define CONFIG_SYS_I2C_EEPROM_NXID
130#define CONFIG_SYS_EEPROM_BUS_NUM 0
131#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
132#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
133
134/*
135 * DDR Setup
136 */
137#define CONFIG_VERY_BIG_RAM
138#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
139#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
140
141#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000142#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500143
144#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500145
Kumar Galae1c09492010-07-15 16:49:03 -0500146#define CONFIG_SYS_SPD_BUS_NUM 1
147#define SPD_EEPROM_ADDRESS1 0x51
148#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000149#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700150#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500151
152/*
153 * Local Bus Definitions
154 */
155
156/* Set the local bus clock 1/8 of platform clock */
157#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
158
159#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
160#ifdef CONFIG_PHYS_64BIT
161#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
162#else
163#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
164#endif
165
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800166#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000167 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800168 | BR_PS_16 | BR_V)
169#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500170 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
171
172#define CONFIG_SYS_BR1_PRELIM \
173 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
174#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
175
Kumar Galae1c09492010-07-15 16:49:03 -0500176#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
177#ifdef CONFIG_PHYS_64BIT
178#define PIXIS_BASE_PHYS 0xfffdf0000ull
179#else
180#define PIXIS_BASE_PHYS PIXIS_BASE
181#endif
182
183#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
184#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
185
186#define PIXIS_LBMAP_SWITCH 7
187#define PIXIS_LBMAP_MASK 0xf0
188#define PIXIS_LBMAP_SHIFT 4
189#define PIXIS_LBMAP_ALTBANK 0x40
190
191#define CONFIG_SYS_FLASH_QUIET_TEST
192#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
193
194#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
195#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
196#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
197#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
198
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200199#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500200
Shaohui Xie25a2b392011-03-16 10:10:32 +0800201#if defined(CONFIG_RAMBOOT_PBL)
202#define CONFIG_SYS_RAMBOOT
203#endif
204
Kumar Galae38209e2011-02-09 02:00:08 +0000205/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000206#ifdef CONFIG_NAND_FSL_ELBC
207#define CONFIG_SYS_NAND_BASE 0xffa00000
208#ifdef CONFIG_PHYS_64BIT
209#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
210#else
211#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
212#endif
213
214#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
215#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000216#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
217
218/* NAND flash config */
219#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
220 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
221 | BR_PS_8 /* Port Size = 8 bit */ \
222 | BR_MS_FCM /* MSEL = FCM */ \
223 | BR_V) /* valid */
224#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
225 | OR_FCM_PGS /* Large Page*/ \
226 | OR_FCM_CSCT \
227 | OR_FCM_CST \
228 | OR_FCM_CHT \
229 | OR_FCM_SCY_1 \
230 | OR_FCM_TRLX \
231 | OR_FCM_EHTR)
232
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800233#ifdef CONFIG_NAND
234#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
235#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
236#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
237#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
238#else
239#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
240#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
241#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
242#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
243#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800244#else
245#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
246#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500247#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000248
Kumar Galae1c09492010-07-15 16:49:03 -0500249#define CONFIG_SYS_FLASH_EMPTY_INFO
250#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
251#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
252
Kumar Galae1c09492010-07-15 16:49:03 -0500253#define CONFIG_HWCONFIG
254
255/* define to use L1 as initial stack */
256#define CONFIG_L1_INIT_RAM
257#define CONFIG_SYS_INIT_RAM_LOCK
258#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
259#ifdef CONFIG_PHYS_64BIT
260#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
261#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
262/* The assembler doesn't like typecast */
263#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
264 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
265 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
266#else
267#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
268#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
269#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
270#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200271#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500272
Wolfgang Denk0191e472010-10-26 14:34:52 +0200273#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500274#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
275
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530276#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500277#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
278
279/* Serial Port - controlled on board with jumper J8
280 * open - index 2
281 * shorted - index 1
282 */
Kumar Galae1c09492010-07-15 16:49:03 -0500283#define CONFIG_SYS_NS16550_SERIAL
284#define CONFIG_SYS_NS16550_REG_SIZE 1
285#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
286
287#define CONFIG_SYS_BAUDRATE_TABLE \
288 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
289
290#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
291#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
292#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
293#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
294
Kumar Galae1c09492010-07-15 16:49:03 -0500295/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200296#define CONFIG_SYS_I2C
297#define CONFIG_SYS_I2C_FSL
298#define CONFIG_SYS_FSL_I2C_SPEED 400000
299#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
300#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
301#define CONFIG_SYS_FSL_I2C2_SPEED 400000
302#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
303#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500304
305/*
306 * RapidIO
307 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600308#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500309#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600310#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500311#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600312#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500313#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600314#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500315
Kumar Gala8975d7a2010-12-30 12:09:53 -0600316#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500317#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600318#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500319#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600320#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500321#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600322#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500323
324/*
Liu Gang4cc85322012-03-08 00:33:17 +0000325 * for slave u-boot IMAGE instored in master memory space,
326 * PHYS must be aligned based on the SIZE
327 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800328#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
329#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
330#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
331#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000332/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000333 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000334 * PHYS must be aligned based on the SIZE
335 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800336#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000337#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
338#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000339
Liu Gangf420aa92012-03-08 00:33:21 +0000340/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000341#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
342#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000343
344/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000345 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000346 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000347#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
348#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
349#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
350 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000351#endif
352
353/*
Shaohui Xie58649792011-05-12 18:46:14 +0800354 * eSPI - Enhanced SPI
355 */
Shaohui Xie58649792011-05-12 18:46:14 +0800356
357/*
Kumar Galae1c09492010-07-15 16:49:03 -0500358 * General PCI
359 * Memory space is mapped 1-1, but I/O space must start from 0.
360 */
361
362/* controller 1, direct to uli, tgtid 3, Base address 20000 */
363#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Kumar Galae1c09492010-07-15 16:49:03 -0500364#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500365#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Kumar Galae1c09492010-07-15 16:49:03 -0500366#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500367
368/* controller 2, Slot 2, tgtid 2, Base address 201000 */
369#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500370#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500371#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Kumar Galae1c09492010-07-15 16:49:03 -0500372#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500373
374/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000375#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500376#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500377#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Kumar Galae1c09492010-07-15 16:49:03 -0500378#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500379
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500380/* controller 4, Base address 203000 */
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500381#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500382#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500383
Kumar Galae1c09492010-07-15 16:49:03 -0500384/* Qman/Bman */
385#define CONFIG_SYS_BMAN_NUM_PORTALS 10
386#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
387#ifdef CONFIG_PHYS_64BIT
388#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
389#else
390#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
391#endif
392#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500393#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
394#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
395#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
396#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
397#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
398 CONFIG_SYS_BMAN_CENA_SIZE)
399#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
400#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500401#define CONFIG_SYS_QMAN_NUM_PORTALS 10
402#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
403#ifdef CONFIG_PHYS_64BIT
404#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
405#else
406#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
407#endif
408#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500409#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
410#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
411#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
412#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
413#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
414 CONFIG_SYS_QMAN_CENA_SIZE)
415#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
416#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500417
418#define CONFIG_SYS_DPAA_FMAN
419#define CONFIG_SYS_DPAA_PME
420/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500421#if defined(CONFIG_SPIFLASH)
422/*
423 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
424 * env, so we got 0x110000.
425 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800426#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500427#elif defined(CONFIG_SDCARD)
428/*
429 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530430 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
431 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500432 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800433#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500434#elif defined(CONFIG_NAND)
Zhao Qiang83a90842014-03-21 16:21:44 +0800435#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000436#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000437/*
438 * Slave has no ucode locally, it can fetch this from remote. When implementing
439 * in two corenet boards, slave's ucode could be stored in master's memory
440 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000441 * slave SRIO or PCIE outbound window->master inbound window->
442 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000443 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800444#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500445#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800446#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500447#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600448#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
449#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500450
451#ifdef CONFIG_SYS_DPAA_FMAN
Andy Fleming79ce05b2010-10-20 15:35:16 -0500452#define CONFIG_PHYLIB_10G
453#define CONFIG_PHY_VITESSE
454#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500455#endif
456
457#ifdef CONFIG_PCI
Hou Zhiqiang8bad9c82019-08-27 11:04:45 +0000458#if !defined(CONFIG_DM_PCI)
459#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +0000460#define CONFIG_PCI_INDIRECT_BRIDGE
Hou Zhiqiang8bad9c82019-08-27 11:04:45 +0000461#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
462#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
463#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
464#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
465#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
466#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
467#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
468#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
469#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
470#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
471#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
472#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
473#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
474#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
475#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
476#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
477#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500478
Kumar Galae1c09492010-07-15 16:49:03 -0500479#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500480#endif /* CONFIG_PCI */
481
482/* SATA */
483#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500484#define CONFIG_SYS_SATA_MAX_DEVICE 2
485#define CONFIG_SATA1
486#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
487#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
488#define CONFIG_SATA2
489#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
490#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
491
492#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500493#endif
494
495#ifdef CONFIG_FMAN_ENET
496#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
497#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
498#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
499#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
500#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
501
Kumar Galae1c09492010-07-15 16:49:03 -0500502#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
503#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
504#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
505#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
506#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500507
508#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500509#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500510#endif
511
512/*
513 * Environment
514 */
Kumar Galae1c09492010-07-15 16:49:03 -0500515#define CONFIG_LOADS_ECHO /* echo on for serial download */
516#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
517
518/*
Kumar Galae1c09492010-07-15 16:49:03 -0500519* USB
520*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000521#define CONFIG_HAS_FSL_DR_USB
522#define CONFIG_HAS_FSL_MPH_USB
523
524#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500525#define CONFIG_USB_EHCI_FSL
526#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000527#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500528
Kumar Galae1c09492010-07-15 16:49:03 -0500529#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500530#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
531#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500532#endif
533
534/*
535 * Miscellaneous configurable options
536 */
Kumar Galae1c09492010-07-15 16:49:03 -0500537#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500538
539/*
540 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500541 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500542 * the maximum mapped by the Linux kernel during initialization.
543 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500544#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
545#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500546
Kumar Galae1c09492010-07-15 16:49:03 -0500547#ifdef CONFIG_CMD_KGDB
548#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500549#endif
550
551/*
552 * Environment Configuration
553 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000554#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000555#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500556#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
557
558/* default location for tftp and bootm */
559#define CONFIG_LOADADDR 1000000
560
York Sund1bb6022016-11-18 11:26:09 -0800561#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000562#define __USB_PHY_TYPE ulpi
563#else
564#define __USB_PHY_TYPE utmi
565#endif
566
Kumar Galae1c09492010-07-15 16:49:03 -0500567#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500568 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000569 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530570 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
571 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500572 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200573 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
574 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500575 "tftpflash=tftpboot $loadaddr $uboot && " \
576 "protect off $ubootaddr +$filesize && " \
577 "erase $ubootaddr +$filesize && " \
578 "cp.b $loadaddr $ubootaddr $filesize && " \
579 "protect on $ubootaddr +$filesize && " \
580 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500581 "consoledev=ttyS0\0" \
582 "ramdiskaddr=2000000\0" \
583 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500584 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500585 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500586 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500587
588#define CONFIG_HDBOOT \
589 "setenv bootargs root=/dev/$bdev rw " \
590 "console=$consoledev,$baudrate $othbootargs;" \
591 "tftp $loadaddr $bootfile;" \
592 "tftp $fdtaddr $fdtfile;" \
593 "bootm $loadaddr - $fdtaddr"
594
595#define CONFIG_NFSBOOTCOMMAND \
596 "setenv bootargs root=/dev/nfs rw " \
597 "nfsroot=$serverip:$rootpath " \
598 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
599 "console=$consoledev,$baudrate $othbootargs;" \
600 "tftp $loadaddr $bootfile;" \
601 "tftp $fdtaddr $fdtfile;" \
602 "bootm $loadaddr - $fdtaddr"
603
604#define CONFIG_RAMBOOTCOMMAND \
605 "setenv bootargs root=/dev/ram rw " \
606 "console=$consoledev,$baudrate $othbootargs;" \
607 "tftp $ramdiskaddr $ramdiskfile;" \
608 "tftp $loadaddr $bootfile;" \
609 "tftp $fdtaddr $fdtfile;" \
610 "bootm $loadaddr $ramdiskaddr $fdtaddr"
611
612#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
613
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000614#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000615
Kumar Galae1c09492010-07-15 16:49:03 -0500616#endif /* __CONFIG_H */