blob: c9c00c5388f236eed454a08f88a080cdfd04ec80 [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
Shaohui Xie25a2b392011-03-16 10:10:32 +080015#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053016#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053019#ifdef CONFIG_NAND
20#define CONFIG_RAMBOOT_NAND
21#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053022#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053023#else
24#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090026#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080027#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090028#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080029#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090030#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080031#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090032#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080033#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090034#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000035#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080036#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053037#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080038
Liu Gangb4611ee2012-08-09 05:10:03 +000039#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000040/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000041#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000044#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
45#define CONFIG_SYS_NO_FLASH
46#endif
47
Kumar Galae1c09492010-07-15 16:49:03 -050048/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050049#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050050#define CONFIG_MP /* support multiple processors */
51
Kumar Gala51832132010-10-20 16:02:41 -050052#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053053#define CONFIG_SYS_TEXT_BASE 0xeff40000
Kumar Gala51832132010-10-20 16:02:41 -050054#endif
55
Kumar Galae727a362011-01-12 02:48:53 -060056#ifndef CONFIG_RESET_VECTOR_ADDRESS
57#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
58#endif
59
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080061#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Kumar Galae1c09492010-07-15 16:49:03 -050062#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Ruchika Gupta12af67f2014-10-15 11:35:31 +053063#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Robert P. J. Daya8099812016-05-03 19:52:49 -040064#define CONFIG_PCIE1 /* PCIE controller 1 */
65#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050066#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
67#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050068
Kumar Galae1c09492010-07-15 16:49:03 -050069#define CONFIG_ENV_OVERWRITE
70
71#ifdef CONFIG_SYS_NO_FLASH
Liu Gangb4611ee2012-08-09 05:10:03 +000072#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
Kumar Galae1c09492010-07-15 16:49:03 -050073#define CONFIG_ENV_IS_NOWHERE
Liu Gang85bcd732012-03-08 00:33:20 +000074#endif
Kumar Galae1c09492010-07-15 16:49:03 -050075#else
Kumar Galae1c09492010-07-15 16:49:03 -050076#define CONFIG_FLASH_CFI_DRIVER
77#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070078#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080079#endif
80
81#if defined(CONFIG_SPIFLASH)
82#define CONFIG_SYS_EXTRA_ENV_RELOC
83#define CONFIG_ENV_IS_IN_SPI_FLASH
84#define CONFIG_ENV_SPI_BUS 0
85#define CONFIG_ENV_SPI_CS 0
86#define CONFIG_ENV_SPI_MAX_HZ 10000000
87#define CONFIG_ENV_SPI_MODE 0
88#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
89#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
90#define CONFIG_ENV_SECT_SIZE 0x10000
91#elif defined(CONFIG_SDCARD)
92#define CONFIG_SYS_EXTRA_ENV_RELOC
93#define CONFIG_ENV_IS_IN_MMC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000094#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080095#define CONFIG_SYS_MMC_ENV_DEV 0
96#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053097#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080098#elif defined(CONFIG_NAND)
99#define CONFIG_SYS_EXTRA_ENV_RELOC
100#define CONFIG_ENV_IS_IN_NAND
101#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530102#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000103#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +0000104#define CONFIG_ENV_IS_IN_REMOTE
105#define CONFIG_ENV_ADDR 0xffe20000
106#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +0000107#elif defined(CONFIG_ENV_IS_NOWHERE)
108#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +0800109#else
110#define CONFIG_ENV_IS_IN_FLASH
Shaohui Xie25a2b392011-03-16 10:10:32 +0800111#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +0800112#define CONFIG_ENV_SIZE 0x2000
113#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -0500114#endif
115
116#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500117
118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_SYS_CACHE_STASHING
122#define CONFIG_BACKSIDE_L2_CACHE
123#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
124#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000125#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500126#ifdef CONFIG_DDR_ECC
127#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
128#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
129#endif
130
131#define CONFIG_ENABLE_36BIT_PHYS
132
133#ifdef CONFIG_PHYS_64BIT
134#define CONFIG_ADDR_MAP
135#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
136#endif
137
York Sun18acc8b2010-09-28 15:20:36 -0700138#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500139#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
140#define CONFIG_SYS_MEMTEST_END 0x00400000
141#define CONFIG_SYS_ALT_MEMTEST
142#define CONFIG_PANIC_HANG /* do not reset board on panic */
143
144/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800145 * Config the L3 Cache as L3 SRAM
146 */
147#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
148#ifdef CONFIG_PHYS_64BIT
149#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
150#else
151#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
152#endif
153#define CONFIG_SYS_L3_SIZE (1024 << 10)
154#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
155
Kumar Galae1c09492010-07-15 16:49:03 -0500156#ifdef CONFIG_PHYS_64BIT
157#define CONFIG_SYS_DCSRBAR 0xf0000000
158#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
159#endif
160
161/* EEPROM */
162#define CONFIG_ID_EEPROM
163#define CONFIG_SYS_I2C_EEPROM_NXID
164#define CONFIG_SYS_EEPROM_BUS_NUM 0
165#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
166#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
167
168/*
169 * DDR Setup
170 */
171#define CONFIG_VERY_BIG_RAM
172#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
173#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
174
175#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000176#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500177
178#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500179
Kumar Galae1c09492010-07-15 16:49:03 -0500180#define CONFIG_SYS_SPD_BUS_NUM 1
181#define SPD_EEPROM_ADDRESS1 0x51
182#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000183#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700184#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500185
186/*
187 * Local Bus Definitions
188 */
189
190/* Set the local bus clock 1/8 of platform clock */
191#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
192
193#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
194#ifdef CONFIG_PHYS_64BIT
195#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
196#else
197#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
198#endif
199
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800200#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000201 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800202 | BR_PS_16 | BR_V)
203#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500204 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
205
206#define CONFIG_SYS_BR1_PRELIM \
207 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
208#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
209
Kumar Galae1c09492010-07-15 16:49:03 -0500210#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
211#ifdef CONFIG_PHYS_64BIT
212#define PIXIS_BASE_PHYS 0xfffdf0000ull
213#else
214#define PIXIS_BASE_PHYS PIXIS_BASE
215#endif
216
217#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
218#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
219
220#define PIXIS_LBMAP_SWITCH 7
221#define PIXIS_LBMAP_MASK 0xf0
222#define PIXIS_LBMAP_SHIFT 4
223#define PIXIS_LBMAP_ALTBANK 0x40
224
225#define CONFIG_SYS_FLASH_QUIET_TEST
226#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
227
228#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
229#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
230#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
231#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
232
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200233#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500234
Shaohui Xie25a2b392011-03-16 10:10:32 +0800235#if defined(CONFIG_RAMBOOT_PBL)
236#define CONFIG_SYS_RAMBOOT
237#endif
238
Kumar Galae38209e2011-02-09 02:00:08 +0000239/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000240#ifdef CONFIG_NAND_FSL_ELBC
241#define CONFIG_SYS_NAND_BASE 0xffa00000
242#ifdef CONFIG_PHYS_64BIT
243#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
244#else
245#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
246#endif
247
248#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
249#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000250#define CONFIG_CMD_NAND
251#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
252
253/* NAND flash config */
254#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
255 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
256 | BR_PS_8 /* Port Size = 8 bit */ \
257 | BR_MS_FCM /* MSEL = FCM */ \
258 | BR_V) /* valid */
259#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
260 | OR_FCM_PGS /* Large Page*/ \
261 | OR_FCM_CSCT \
262 | OR_FCM_CST \
263 | OR_FCM_CHT \
264 | OR_FCM_SCY_1 \
265 | OR_FCM_TRLX \
266 | OR_FCM_EHTR)
267
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800268#ifdef CONFIG_NAND
269#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
270#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
271#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
272#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
273#else
274#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
275#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
276#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
277#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
278#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800279#else
280#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
281#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500282#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000283
Kumar Galae1c09492010-07-15 16:49:03 -0500284#define CONFIG_SYS_FLASH_EMPTY_INFO
285#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
286#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
287
288#define CONFIG_BOARD_EARLY_INIT_F
289#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
290#define CONFIG_MISC_INIT_R
291
292#define CONFIG_HWCONFIG
293
294/* define to use L1 as initial stack */
295#define CONFIG_L1_INIT_RAM
296#define CONFIG_SYS_INIT_RAM_LOCK
297#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
298#ifdef CONFIG_PHYS_64BIT
299#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
300#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
301/* The assembler doesn't like typecast */
302#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
303 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
304 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
305#else
306#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
307#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
308#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
309#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200310#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500311
Wolfgang Denk0191e472010-10-26 14:34:52 +0200312#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500313#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
314
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530315#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500316#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
317
318/* Serial Port - controlled on board with jumper J8
319 * open - index 2
320 * shorted - index 1
321 */
322#define CONFIG_CONS_INDEX 1
Kumar Galae1c09492010-07-15 16:49:03 -0500323#define CONFIG_SYS_NS16550_SERIAL
324#define CONFIG_SYS_NS16550_REG_SIZE 1
325#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
326
327#define CONFIG_SYS_BAUDRATE_TABLE \
328 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
329
330#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
331#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
332#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
333#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
334
Kumar Galae1c09492010-07-15 16:49:03 -0500335/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200336#define CONFIG_SYS_I2C
337#define CONFIG_SYS_I2C_FSL
338#define CONFIG_SYS_FSL_I2C_SPEED 400000
339#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
340#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
341#define CONFIG_SYS_FSL_I2C2_SPEED 400000
342#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
343#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500344
345/*
346 * RapidIO
347 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600348#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500349#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600350#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500351#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600352#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500353#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600354#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500355
Kumar Gala8975d7a2010-12-30 12:09:53 -0600356#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500357#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600358#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500359#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600360#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500361#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600362#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500363
364/*
Liu Gang4cc85322012-03-08 00:33:17 +0000365 * for slave u-boot IMAGE instored in master memory space,
366 * PHYS must be aligned based on the SIZE
367 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800368#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
369#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
370#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
371#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000372/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000373 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000374 * PHYS must be aligned based on the SIZE
375 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800376#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000377#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
378#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000379
Liu Gangf420aa92012-03-08 00:33:21 +0000380/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000381#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
382#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000383
384/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000385 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000386 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000387#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
388#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
389#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
390 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000391#endif
392
393/*
Shaohui Xie58649792011-05-12 18:46:14 +0800394 * eSPI - Enhanced SPI
395 */
Shaohui Xie58649792011-05-12 18:46:14 +0800396#define CONFIG_SF_DEFAULT_SPEED 10000000
397#define CONFIG_SF_DEFAULT_MODE 0
398
399/*
Kumar Galae1c09492010-07-15 16:49:03 -0500400 * General PCI
401 * Memory space is mapped 1-1, but I/O space must start from 0.
402 */
403
404/* controller 1, direct to uli, tgtid 3, Base address 20000 */
405#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
406#ifdef CONFIG_PHYS_64BIT
407#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
408#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
409#else
410#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
411#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
412#endif
413#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
414#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
415#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
416#ifdef CONFIG_PHYS_64BIT
417#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
418#else
419#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
420#endif
421#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
422
423/* controller 2, Slot 2, tgtid 2, Base address 201000 */
424#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
425#ifdef CONFIG_PHYS_64BIT
426#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
427#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
428#else
429#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
430#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
431#endif
432#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
433#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
434#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
435#ifdef CONFIG_PHYS_64BIT
436#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
437#else
438#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
439#endif
440#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
441
442/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000443#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500444#ifdef CONFIG_PHYS_64BIT
445#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
446#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
447#else
448#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
449#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
450#endif
451#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
452#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
453#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
454#ifdef CONFIG_PHYS_64BIT
455#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
456#else
457#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
458#endif
459#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
460
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500461/* controller 4, Base address 203000 */
462#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
463#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
464#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
465#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
466#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
467#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
468
Kumar Galae1c09492010-07-15 16:49:03 -0500469/* Qman/Bman */
Haiying Wang325a12f2011-01-20 22:26:31 +0000470#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Kumar Galae1c09492010-07-15 16:49:03 -0500471#define CONFIG_SYS_BMAN_NUM_PORTALS 10
472#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
473#ifdef CONFIG_PHYS_64BIT
474#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
475#else
476#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
477#endif
478#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500479#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
480#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
481#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
482#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
483#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
484 CONFIG_SYS_BMAN_CENA_SIZE)
485#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
486#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500487#define CONFIG_SYS_QMAN_NUM_PORTALS 10
488#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
489#ifdef CONFIG_PHYS_64BIT
490#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
491#else
492#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
493#endif
494#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500495#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
496#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
497#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
498#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
499#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
500 CONFIG_SYS_QMAN_CENA_SIZE)
501#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
502#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500503
504#define CONFIG_SYS_DPAA_FMAN
505#define CONFIG_SYS_DPAA_PME
506/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500507#if defined(CONFIG_SPIFLASH)
508/*
509 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
510 * env, so we got 0x110000.
511 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600512#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800513#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500514#elif defined(CONFIG_SDCARD)
515/*
516 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530517 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
518 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500519 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600520#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800521#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500522#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600523#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800524#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000525#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000526/*
527 * Slave has no ucode locally, it can fetch this from remote. When implementing
528 * in two corenet boards, slave's ucode could be stored in master's memory
529 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000530 * slave SRIO or PCIE outbound window->master inbound window->
531 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000532 */
533#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800534#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500535#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600536#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800537#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500538#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600539#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
540#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500541
542#ifdef CONFIG_SYS_DPAA_FMAN
543#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500544#define CONFIG_PHYLIB_10G
545#define CONFIG_PHY_VITESSE
546#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500547#endif
548
549#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000550#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500551
Kumar Galae1c09492010-07-15 16:49:03 -0500552#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
553#define CONFIG_DOS_PARTITION
554#endif /* CONFIG_PCI */
555
556/* SATA */
557#ifdef CONFIG_FSL_SATA_V2
558#define CONFIG_LIBATA
559#define CONFIG_FSL_SATA
560
561#define CONFIG_SYS_SATA_MAX_DEVICE 2
562#define CONFIG_SATA1
563#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
564#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
565#define CONFIG_SATA2
566#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
567#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
568
569#define CONFIG_LBA48
570#define CONFIG_CMD_SATA
571#define CONFIG_DOS_PARTITION
Kumar Galae1c09492010-07-15 16:49:03 -0500572#endif
573
574#ifdef CONFIG_FMAN_ENET
575#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
576#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
577#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
578#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
579#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
580
Kumar Galae1c09492010-07-15 16:49:03 -0500581#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
582#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
583#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
584#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
585#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500586
587#define CONFIG_SYS_TBIPA_VALUE 8
588#define CONFIG_MII /* MII PHY management */
589#define CONFIG_ETHPRIME "FM1@DTSEC1"
590#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
591#endif
592
593/*
594 * Environment
595 */
Kumar Galae1c09492010-07-15 16:49:03 -0500596#define CONFIG_LOADS_ECHO /* echo on for serial download */
597#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
598
599/*
600 * Command line configuration.
601 */
Kumar Galae1c09492010-07-15 16:49:03 -0500602#define CONFIG_CMD_ERRATA
603#define CONFIG_CMD_IRQ
Kumar Galaaff60ff2011-08-31 09:16:02 -0500604#define CONFIG_CMD_REGINFO
Kumar Galae1c09492010-07-15 16:49:03 -0500605
606#ifdef CONFIG_PCI
607#define CONFIG_CMD_PCI
Kumar Galae1c09492010-07-15 16:49:03 -0500608#endif
609
610/*
611* USB
612*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000613#define CONFIG_HAS_FSL_DR_USB
614#define CONFIG_HAS_FSL_MPH_USB
615
616#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500617#define CONFIG_USB_EHCI
618#define CONFIG_USB_EHCI_FSL
619#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000620#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500621
Kumar Galae1c09492010-07-15 16:49:03 -0500622#ifdef CONFIG_MMC
623#define CONFIG_FSL_ESDHC
624#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
625#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500626#define CONFIG_GENERIC_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500627#define CONFIG_DOS_PARTITION
628#endif
629
Ruchika Gupta12af67f2014-10-15 11:35:31 +0530630/* Hash command with SHA acceleration supported in hardware */
631#ifdef CONFIG_FSL_CAAM
632#define CONFIG_CMD_HASH
633#define CONFIG_SHA_HW_ACCEL
634#endif
635
Kumar Galae1c09492010-07-15 16:49:03 -0500636/*
637 * Miscellaneous configurable options
638 */
639#define CONFIG_SYS_LONGHELP /* undef to save memory */
640#define CONFIG_CMDLINE_EDITING /* Command-line editing */
641#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
642#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500643#ifdef CONFIG_CMD_KGDB
644#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
645#else
646#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
647#endif
648#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
649#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
650#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Galae1c09492010-07-15 16:49:03 -0500651
652/*
653 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500654 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500655 * the maximum mapped by the Linux kernel during initialization.
656 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500657#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
658#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500659
Kumar Galae1c09492010-07-15 16:49:03 -0500660#ifdef CONFIG_CMD_KGDB
661#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500662#endif
663
664/*
665 * Environment Configuration
666 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000667#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000668#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500669#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
670
671/* default location for tftp and bootm */
672#define CONFIG_LOADADDR 1000000
673
Kumar Galae1c09492010-07-15 16:49:03 -0500674
675#define CONFIG_BAUDRATE 115200
676
York Sund1bb6022016-11-18 11:26:09 -0800677#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000678#define __USB_PHY_TYPE ulpi
679#else
680#define __USB_PHY_TYPE utmi
681#endif
682
Kumar Galae1c09492010-07-15 16:49:03 -0500683#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500684 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000685 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530686 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
687 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500688 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200689 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
690 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500691 "tftpflash=tftpboot $loadaddr $uboot && " \
692 "protect off $ubootaddr +$filesize && " \
693 "erase $ubootaddr +$filesize && " \
694 "cp.b $loadaddr $ubootaddr $filesize && " \
695 "protect on $ubootaddr +$filesize && " \
696 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500697 "consoledev=ttyS0\0" \
698 "ramdiskaddr=2000000\0" \
699 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500700 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500701 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500702 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500703
704#define CONFIG_HDBOOT \
705 "setenv bootargs root=/dev/$bdev rw " \
706 "console=$consoledev,$baudrate $othbootargs;" \
707 "tftp $loadaddr $bootfile;" \
708 "tftp $fdtaddr $fdtfile;" \
709 "bootm $loadaddr - $fdtaddr"
710
711#define CONFIG_NFSBOOTCOMMAND \
712 "setenv bootargs root=/dev/nfs rw " \
713 "nfsroot=$serverip:$rootpath " \
714 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
715 "console=$consoledev,$baudrate $othbootargs;" \
716 "tftp $loadaddr $bootfile;" \
717 "tftp $fdtaddr $fdtfile;" \
718 "bootm $loadaddr - $fdtaddr"
719
720#define CONFIG_RAMBOOTCOMMAND \
721 "setenv bootargs root=/dev/ram rw " \
722 "console=$consoledev,$baudrate $othbootargs;" \
723 "tftp $ramdiskaddr $ramdiskfile;" \
724 "tftp $loadaddr $bootfile;" \
725 "tftp $fdtaddr $fdtfile;" \
726 "bootm $loadaddr $ramdiskaddr $fdtaddr"
727
728#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
729
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000730#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000731
Kumar Galae1c09492010-07-15 16:49:03 -0500732#endif /* __CONFIG_H */