blob: 54cc25679754cea6683e05b6704fe373563c7587 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Stefan Roese153b3e22007-10-05 17:10:59 +02002 * (C) Copyright 2000-2007
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
wdenkc6097192002-11-03 00:24:07 +000025 * CPU specific code
26 *
27 * written or collected and sometimes rewritten by
28 * Magnus Damm <damm@bitsmart.com>
29 *
30 * minor modifications by
31 * Wolfgang Denk <wd@denx.de>
32 */
33
34#include <common.h>
35#include <watchdog.h>
36#include <command.h>
37#include <asm/cache.h>
38#include <ppc4xx.h>
39
Wolfgang Denk6405a152006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
Wolfgang Denk6405a152006-03-31 18:32:53 +020041
Stefan Roese03687752006-10-07 11:30:52 +020042void board_reset(void);
Stefan Roese03687752006-10-07 11:30:52 +020043
Stefan Roese42fbddd2006-09-07 11:51:23 +020044#if defined(CONFIG_405GP) || \
45 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
46 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
Stefan Roese99644742005-11-29 18:18:21 +010047
48#define PCI_ASYNC
49
Stefan Roese6964fd62007-11-09 12:18:54 +010050static int pci_async_enabled(void)
Stefan Roese99644742005-11-29 18:18:21 +010051{
52#if defined(CONFIG_405GP)
53 return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
Stefan Roese42f2a822005-11-27 19:36:26 +010054#endif
55
Stefan Roese42fbddd2006-09-07 11:51:23 +020056#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
Stefan Roesecc019d12008-03-11 15:05:50 +010057 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
58 defined(CONFIG_460EX) || defined(CONFIG_460GT)
Stefan Roese99644742005-11-29 18:18:21 +010059 unsigned long val;
60
Wolfgang Denkaaa7c002005-12-12 16:06:05 +010061 mfsdr(sdr_sdstp1, val);
Stefan Roese99644742005-11-29 18:18:21 +010062 return (val & SDR0_SDSTP1_PAME_MASK);
63#endif
64}
65#endif
66
Stefan Roese153b3e22007-10-05 17:10:59 +020067#if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && \
68 !defined(CONFIG_405) && !defined(CONFIG_405EX)
Stefan Roese6964fd62007-11-09 12:18:54 +010069static int pci_arbiter_enabled(void)
Stefan Roese99644742005-11-29 18:18:21 +010070{
71#if defined(CONFIG_405GP)
72 return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
73#endif
Stefan Roese42f2a822005-11-27 19:36:26 +010074
Stefan Roese99644742005-11-29 18:18:21 +010075#if defined(CONFIG_405EP)
76 return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
Stefan Roese42f2a822005-11-27 19:36:26 +010077#endif
78
79#if defined(CONFIG_440GP)
Stefan Roese99644742005-11-29 18:18:21 +010080 return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
81#endif
Stefan Roese42f2a822005-11-27 19:36:26 +010082
Stefan Roese84382432007-02-02 12:44:22 +010083#if defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
Stefan Roese99644742005-11-29 18:18:21 +010084 unsigned long val;
85
Stefan Roese84382432007-02-02 12:44:22 +010086 mfsdr(sdr_xcr, val);
87 return (val & 0x80000000);
88#endif
89#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
Stefan Roesecc019d12008-03-11 15:05:50 +010090 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
91 defined(CONFIG_460EX) || defined(CONFIG_460GT)
Stefan Roese84382432007-02-02 12:44:22 +010092 unsigned long val;
93
94 mfsdr(sdr_pci0, val);
95 return (val & 0x80000000);
Stefan Roese42f2a822005-11-27 19:36:26 +010096#endif
Stefan Roese99644742005-11-29 18:18:21 +010097}
98#endif
99
Stefan Roese6964fd62007-11-09 12:18:54 +0100100#if defined(CONFIG_405EP)
Stefan Roese99644742005-11-29 18:18:21 +0100101#define I2C_BOOTROM
Stefan Roese42f2a822005-11-27 19:36:26 +0100102
Stefan Roese6964fd62007-11-09 12:18:54 +0100103static int i2c_bootrom_enabled(void)
Stefan Roese99644742005-11-29 18:18:21 +0100104{
105#if defined(CONFIG_405EP)
106 return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200107#else
Stefan Roese99644742005-11-29 18:18:21 +0100108 unsigned long val;
109
110 mfsdr(sdr_sdcs, val);
111 return (val & SDR0_SDCS_SDD);
112#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200113}
Stefan Roese3a75ac12007-04-18 12:05:59 +0200114#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200115
116#if defined(CONFIG_440GX)
117#define SDR0_PINSTP_SHIFT 29
118static char *bootstrap_str[] = {
119 "EBC (16 bits)",
120 "EBC (8 bits)",
121 "EBC (32 bits)",
122 "EBC (8 bits)",
123 "PCI",
124 "I2C (Addr 0x54)",
125 "Reserved",
126 "I2C (Addr 0x50)",
127};
Benoît Monin1a70cf22007-06-04 08:36:05 +0200128static char bootstrap_char[] = { 'A', 'B', 'C', 'B', 'D', 'E', 'x', 'F' };
Stefan Roese42fbddd2006-09-07 11:51:23 +0200129#endif
130
131#if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
132#define SDR0_PINSTP_SHIFT 30
133static char *bootstrap_str[] = {
134 "EBC (8 bits)",
135 "PCI",
136 "I2C (Addr 0x54)",
137 "I2C (Addr 0x50)",
138};
Benoît Monin1a70cf22007-06-04 08:36:05 +0200139static char bootstrap_char[] = { 'A', 'B', 'C', 'D'};
Stefan Roese42fbddd2006-09-07 11:51:23 +0200140#endif
141
142#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
143#define SDR0_PINSTP_SHIFT 29
144static char *bootstrap_str[] = {
145 "EBC (8 bits)",
146 "PCI",
147 "NAND (8 bits)",
148 "EBC (16 bits)",
149 "EBC (16 bits)",
150 "I2C (Addr 0x54)",
151 "PCI",
152 "I2C (Addr 0x52)",
153};
Benoît Monin1a70cf22007-06-04 08:36:05 +0200154static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
Stefan Roese42fbddd2006-09-07 11:51:23 +0200155#endif
156
157#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
158#define SDR0_PINSTP_SHIFT 29
159static char *bootstrap_str[] = {
160 "EBC (8 bits)",
161 "EBC (16 bits)",
162 "EBC (16 bits)",
163 "NAND (8 bits)",
164 "PCI",
165 "I2C (Addr 0x54)",
166 "PCI",
167 "I2C (Addr 0x52)",
168};
Benoît Monin1a70cf22007-06-04 08:36:05 +0200169static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
Stefan Roese42fbddd2006-09-07 11:51:23 +0200170#endif
171
Stefan Roesecc019d12008-03-11 15:05:50 +0100172#if defined(CONFIG_460EX) || defined(CONFIG_460GT)
173#define SDR0_PINSTP_SHIFT 29
174static char *bootstrap_str[] = {
175 "EBC (8 bits)",
176 "EBC (16 bits)",
177 "PCI",
178 "PCI",
179 "EBC (16 bits)",
180 "NAND (8 bits)",
181 "I2C (Addr 0x54)", /* A8 */
182 "I2C (Addr 0x52)", /* A4 */
183};
184static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
185#endif
186
Stefan Roese3a75ac12007-04-18 12:05:59 +0200187#if defined(CONFIG_405EZ)
188#define SDR0_PINSTP_SHIFT 28
189static char *bootstrap_str[] = {
190 "EBC (8 bits)",
191 "SPI (fast)",
192 "NAND (512 page, 4 addr cycle)",
193 "I2C (Addr 0x50)",
194 "EBC (32 bits)",
195 "I2C (Addr 0x50)",
196 "NAND (2K page, 5 addr cycle)",
197 "I2C (Addr 0x50)",
198 "EBC (16 bits)",
199 "Reserved",
200 "NAND (2K page, 4 addr cycle)",
201 "I2C (Addr 0x50)",
202 "NAND (512 page, 3 addr cycle)",
203 "I2C (Addr 0x50)",
204 "SPI (slow)",
205 "I2C (Addr 0x50)",
206};
Benoît Monin1a70cf22007-06-04 08:36:05 +0200207static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'F', 'G', 'H', \
208 'I', 'x', 'K', 'L', 'M', 'N', 'O', 'P' };
Stefan Roese3a75ac12007-04-18 12:05:59 +0200209#endif
210
Stefan Roese153b3e22007-10-05 17:10:59 +0200211#if defined(CONFIG_405EX)
212#define SDR0_PINSTP_SHIFT 29
213static char *bootstrap_str[] = {
214 "EBC (8 bits)",
215 "EBC (16 bits)",
216 "EBC (16 bits)",
217 "NAND (8 bits)",
218 "NAND (8 bits)",
219 "I2C (Addr 0x54)",
220 "EBC (8 bits)",
221 "I2C (Addr 0x52)",
222};
223static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
224#endif
225
Stefan Roese42fbddd2006-09-07 11:51:23 +0200226#if defined(SDR0_PINSTP_SHIFT)
227static int bootstrap_option(void)
228{
229 unsigned long val;
230
Stefan Roese3a75ac12007-04-18 12:05:59 +0200231 mfsdr(SDR_PINSTP, val);
232 return ((val & 0xf0000000) >> SDR0_PINSTP_SHIFT);
Stefan Roese99644742005-11-29 18:18:21 +0100233}
Stefan Roese42fbddd2006-09-07 11:51:23 +0200234#endif /* SDR0_PINSTP_SHIFT */
Stefan Roese42f2a822005-11-27 19:36:26 +0100235
236
wdenkc6097192002-11-03 00:24:07 +0000237#if defined(CONFIG_440)
Stefan Roese6964fd62007-11-09 12:18:54 +0100238static int do_chip_reset (unsigned long sys0, unsigned long sys1)
239{
240 /* Changes to cpc0_sys0 and cpc0_sys1 require chip
241 * reset.
242 */
243 mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
244 mtdcr (cpc0_sys0, sys0);
245 mtdcr (cpc0_sys1, sys1);
246 mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
247 mtspr (dbcr0, 0x20000000); /* Reset the chip */
248
249 return 1;
250}
wdenkc6097192002-11-03 00:24:07 +0000251#endif
252
wdenkc6097192002-11-03 00:24:07 +0000253
254int checkcpu (void)
255{
Stefan Roese42f2a822005-11-27 19:36:26 +0100256#if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
Stefan Roese42f2a822005-11-27 19:36:26 +0100257 uint pvr = get_pvr();
wdenkc6097192002-11-03 00:24:07 +0000258 ulong clock = gd->cpu_clk;
259 char buf[32];
wdenkc6097192002-11-03 00:24:07 +0000260
Stefan Roese42f2a822005-11-27 19:36:26 +0100261#if !defined(CONFIG_IOP480)
Wolfgang Denk65505432006-10-20 17:54:33 +0200262 char addstr[64] = "";
Stefan Roese42f2a822005-11-27 19:36:26 +0100263 sys_info_t sys_info;
wdenkc6097192002-11-03 00:24:07 +0000264
265 puts ("CPU: ");
266
267 get_sys_info(&sys_info);
268
Stefan Roese42f2a822005-11-27 19:36:26 +0100269 puts("AMCC PowerPC 4");
270
Stefan Roese17ffbc82007-03-21 13:38:59 +0100271#if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
Stefan Roese153b3e22007-10-05 17:10:59 +0200272 defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
273 defined(CONFIG_405EX)
Stefan Roese42f2a822005-11-27 19:36:26 +0100274 puts("05");
wdenkc6097192002-11-03 00:24:07 +0000275#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100276#if defined(CONFIG_440)
Stefan Roesecc019d12008-03-11 15:05:50 +0100277#if defined(CONFIG_460EX) || defined(CONFIG_460GT)
278 puts("60");
279#else
Stefan Roese42f2a822005-11-27 19:36:26 +0100280 puts("40");
stroese434979e2003-05-23 11:18:02 +0000281#endif
Stefan Roesecc019d12008-03-11 15:05:50 +0100282#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100283
wdenkc6097192002-11-03 00:24:07 +0000284 switch (pvr) {
285 case PVR_405GP_RB:
Stefan Roese42f2a822005-11-27 19:36:26 +0100286 puts("GP Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000287 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100288
wdenkc6097192002-11-03 00:24:07 +0000289 case PVR_405GP_RC:
Stefan Roese42f2a822005-11-27 19:36:26 +0100290 puts("GP Rev. C");
wdenkc6097192002-11-03 00:24:07 +0000291 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100292
wdenkc6097192002-11-03 00:24:07 +0000293 case PVR_405GP_RD:
Stefan Roese42f2a822005-11-27 19:36:26 +0100294 puts("GP Rev. D");
wdenkc6097192002-11-03 00:24:07 +0000295 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100296
wdenkc35ba4e2004-03-14 22:25:36 +0000297#ifdef CONFIG_405GP
Stefan Roese42f2a822005-11-27 19:36:26 +0100298 case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
299 puts("GP Rev. E");
wdenkc6097192002-11-03 00:24:07 +0000300 break;
301#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100302
wdenkc6097192002-11-03 00:24:07 +0000303 case PVR_405CR_RA:
Stefan Roese42f2a822005-11-27 19:36:26 +0100304 puts("CR Rev. A");
wdenkc6097192002-11-03 00:24:07 +0000305 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100306
wdenkc6097192002-11-03 00:24:07 +0000307 case PVR_405CR_RB:
Stefan Roese42f2a822005-11-27 19:36:26 +0100308 puts("CR Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000309 break;
wdenkc6097192002-11-03 00:24:07 +0000310
Stefan Roese42f2a822005-11-27 19:36:26 +0100311#ifdef CONFIG_405CR
312 case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
313 puts("CR Rev. C");
314 break;
wdenkc6097192002-11-03 00:24:07 +0000315#endif
316
Stefan Roese42f2a822005-11-27 19:36:26 +0100317 case PVR_405GPR_RB:
318 puts("GPr Rev. B");
319 break;
wdenkc6097192002-11-03 00:24:07 +0000320
Stefan Roese42f2a822005-11-27 19:36:26 +0100321 case PVR_405EP_RB:
322 puts("EP Rev. B");
323 break;
wdenkc6097192002-11-03 00:24:07 +0000324
Stefan Roese17ffbc82007-03-21 13:38:59 +0100325 case PVR_405EZ_RA:
326 puts("EZ Rev. A");
327 break;
328
Stefan Roese153b3e22007-10-05 17:10:59 +0200329 case PVR_405EX1_RA:
330 puts("EX Rev. A");
331 strcpy(addstr, "Security support");
332 break;
333
334 case PVR_405EX2_RA:
335 puts("EX Rev. A");
336 strcpy(addstr, "No Security support");
337 break;
338
339 case PVR_405EXR1_RA:
340 puts("EXr Rev. A");
341 strcpy(addstr, "Security support");
342 break;
343
344 case PVR_405EXR2_RA:
345 puts("EXr Rev. A");
346 strcpy(addstr, "No Security support");
347 break;
348
wdenkc6097192002-11-03 00:24:07 +0000349#if defined(CONFIG_440)
wdenk57b2d802003-06-27 21:31:46 +0000350 case PVR_440GP_RB:
Stefan Roese326c9712005-08-01 16:41:48 +0200351 puts("GP Rev. B");
wdenka4685fe2003-09-03 14:03:26 +0000352 /* See errata 1.12: CHIP_4 */
353 if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
354 (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
355 puts ( "\n\t CPC0_SYSx DCRs corrupted. "
356 "Resetting chip ...\n");
357 udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
358 do_chip_reset ( mfdcr(cpc0_strp0),
359 mfdcr(cpc0_strp1) );
360 }
wdenkc6097192002-11-03 00:24:07 +0000361 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100362
wdenk57b2d802003-06-27 21:31:46 +0000363 case PVR_440GP_RC:
Stefan Roese326c9712005-08-01 16:41:48 +0200364 puts("GP Rev. C");
wdenk544e9732004-02-06 23:19:44 +0000365 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100366
wdenk544e9732004-02-06 23:19:44 +0000367 case PVR_440GX_RA:
Stefan Roese326c9712005-08-01 16:41:48 +0200368 puts("GX Rev. A");
wdenk544e9732004-02-06 23:19:44 +0000369 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100370
wdenk544e9732004-02-06 23:19:44 +0000371 case PVR_440GX_RB:
Stefan Roese326c9712005-08-01 16:41:48 +0200372 puts("GX Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000373 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100374
stroesec0125272005-04-07 05:33:41 +0000375 case PVR_440GX_RC:
Stefan Roese326c9712005-08-01 16:41:48 +0200376 puts("GX Rev. C");
stroesec0125272005-04-07 05:33:41 +0000377 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100378
Stefan Roese08fb4042005-11-01 10:08:03 +0100379 case PVR_440GX_RF:
380 puts("GX Rev. F");
381 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100382
Stefan Roese326c9712005-08-01 16:41:48 +0200383 case PVR_440EP_RA:
384 puts("EP Rev. A");
385 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100386
Stefan Roese95258d52005-10-04 15:00:30 +0200387#ifdef CONFIG_440EP
388 case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roese326c9712005-08-01 16:41:48 +0200389 puts("EP Rev. B");
390 break;
Stefan Roese31ce7de2006-05-10 14:10:41 +0200391
392 case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
393 puts("EP Rev. C");
394 break;
Stefan Roese95258d52005-10-04 15:00:30 +0200395#endif /* CONFIG_440EP */
Stefan Roese42f2a822005-11-27 19:36:26 +0100396
Stefan Roese95258d52005-10-04 15:00:30 +0200397#ifdef CONFIG_440GR
398 case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
399 puts("GR Rev. A");
400 break;
Stefan Roese31ce7de2006-05-10 14:10:41 +0200401
Stefan Roese96467d62006-05-18 19:21:53 +0200402 case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
Stefan Roese31ce7de2006-05-10 14:10:41 +0200403 puts("GR Rev. B");
404 break;
Stefan Roese95258d52005-10-04 15:00:30 +0200405#endif /* CONFIG_440GR */
Stefan Roese42f2a822005-11-27 19:36:26 +0100406#endif /* CONFIG_440 */
407
Stefan Roese188fab62007-01-31 16:56:10 +0100408#ifdef CONFIG_440EPX
409 case PVR_440EPX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
Stefan Roese11dd8812006-10-18 15:59:35 +0200410 puts("EPx Rev. A");
411 strcpy(addstr, "Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200412 break;
413
Stefan Roese188fab62007-01-31 16:56:10 +0100414 case PVR_440EPX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
Stefan Roese11dd8812006-10-18 15:59:35 +0200415 puts("EPx Rev. A");
416 strcpy(addstr, "No Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200417 break;
Stefan Roese188fab62007-01-31 16:56:10 +0100418#endif /* CONFIG_440EPX */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200419
Stefan Roese188fab62007-01-31 16:56:10 +0100420#ifdef CONFIG_440GRX
421 case PVR_440GRX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
Stefan Roese11dd8812006-10-18 15:59:35 +0200422 puts("GRx Rev. A");
423 strcpy(addstr, "Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200424 break;
425
Stefan Roese188fab62007-01-31 16:56:10 +0100426 case PVR_440GRX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
Stefan Roese11dd8812006-10-18 15:59:35 +0200427 puts("GRx Rev. A");
428 strcpy(addstr, "No Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200429 break;
Stefan Roese188fab62007-01-31 16:56:10 +0100430#endif /* CONFIG_440GRX */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200431
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100432 case PVR_440SP_6_RAB:
433 puts("SP Rev. A/B");
434 strcpy(addstr, "RAID 6 support");
Stefan Roese99644742005-11-29 18:18:21 +0100435 break;
436
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100437 case PVR_440SP_RAB:
438 puts("SP Rev. A/B");
439 strcpy(addstr, "No RAID 6 support");
Stefan Roese99644742005-11-29 18:18:21 +0100440 break;
441
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100442 case PVR_440SP_6_RC:
443 puts("SP Rev. C");
444 strcpy(addstr, "RAID 6 support");
445 break;
446
Stefan Roesec6d59302006-11-28 16:09:24 +0100447 case PVR_440SP_RC:
448 puts("SP Rev. C");
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100449 strcpy(addstr, "No RAID 6 support");
Stefan Roesec6d59302006-11-28 16:09:24 +0100450 break;
451
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100452 case PVR_440SPe_6_RA:
453 puts("SPe Rev. A");
454 strcpy(addstr, "RAID 6 support");
455 break;
456
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200457 case PVR_440SPe_RA:
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200458 puts("SPe Rev. A");
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100459 strcpy(addstr, "No RAID 6 support");
460 break;
461
462 case PVR_440SPe_6_RB:
463 puts("SPe Rev. B");
464 strcpy(addstr, "RAID 6 support");
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200465 break;
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200466
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200467 case PVR_440SPe_RB:
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200468 puts("SPe Rev. B");
Stefan Roesef4b01bf2007-01-13 08:01:03 +0100469 strcpy(addstr, "No RAID 6 support");
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200470 break;
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200471
Stefan Roesecc019d12008-03-11 15:05:50 +0100472 case PVR_460EX_RA:
473 puts("EX Rev. A");
474 strcpy(addstr, "No Security/Kasumi support");
475 break;
476
477 case PVR_460EX_SE_RA:
478 puts("EX Rev. A");
479 strcpy(addstr, "Security/Kasumi support");
480 break;
481
482 case PVR_460GT_RA:
483 puts("GT Rev. A");
484 strcpy(addstr, "No Security/Kasumi support");
485 break;
486
487 case PVR_460GT_SE_RA:
488 puts("GT Rev. A");
489 strcpy(addstr, "Security/Kasumi support");
490 break;
491
wdenk57b2d802003-06-27 21:31:46 +0000492 default:
Stefan Roese363330b2005-08-04 17:09:16 +0200493 printf (" UNKNOWN (PVR=%08x)", pvr);
wdenkc6097192002-11-03 00:24:07 +0000494 break;
495 }
Stefan Roese42f2a822005-11-27 19:36:26 +0100496
497 printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
Stefan Roese17ffbc82007-03-21 13:38:59 +0100498 sys_info.freqPLB / 1000000,
499 get_OPB_freq() / 1000000,
Stefan Roese153b3e22007-10-05 17:10:59 +0200500 sys_info.freqEBC / 1000000);
Stefan Roese42f2a822005-11-27 19:36:26 +0100501
Stefan Roese11dd8812006-10-18 15:59:35 +0200502 if (addstr[0] != 0)
503 printf(" %s\n", addstr);
504
Stefan Roese99644742005-11-29 18:18:21 +0100505#if defined(I2C_BOOTROM)
506 printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
Stefan Roese3a75ac12007-04-18 12:05:59 +0200507#endif /* I2C_BOOTROM */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200508#if defined(SDR0_PINSTP_SHIFT)
Benoît Monin1a70cf22007-06-04 08:36:05 +0200509 printf (" Bootstrap Option %c - ", bootstrap_char[bootstrap_option()]);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200510 printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
Wolfgang Denk65505432006-10-20 17:54:33 +0200511#endif /* SDR0_PINSTP_SHIFT */
Stefan Roese42f2a822005-11-27 19:36:26 +0100512
Stefan Roese153b3e22007-10-05 17:10:59 +0200513#if defined(CONFIG_PCI) && !defined(CONFIG_405EX)
Stefan Roese99644742005-11-29 18:18:21 +0100514 printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
Stefan Roese42f2a822005-11-27 19:36:26 +0100515#endif
516
Stefan Roese99644742005-11-29 18:18:21 +0100517#if defined(PCI_ASYNC)
518 if (pci_async_enabled()) {
Stefan Roese42f2a822005-11-27 19:36:26 +0100519 printf (", PCI async ext clock used");
520 } else {
521 printf (", PCI sync clock at %lu MHz",
522 sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
523 }
wdenkc6097192002-11-03 00:24:07 +0000524#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100525
Stefan Roese153b3e22007-10-05 17:10:59 +0200526#if defined(CONFIG_PCI) && !defined(CONFIG_405EX)
Stefan Roese42f2a822005-11-27 19:36:26 +0100527 putc('\n');
528#endif
529
Stefan Roese153b3e22007-10-05 17:10:59 +0200530#if defined(CONFIG_405EP) || defined(CONFIG_405EZ) || defined(CONFIG_405EX)
Stefan Roese42f2a822005-11-27 19:36:26 +0100531 printf (" 16 kB I-Cache 16 kB D-Cache");
532#elif defined(CONFIG_440)
533 printf (" 32 kB I-Cache 32 kB D-Cache");
534#else
535 printf (" 16 kB I-Cache %d kB D-Cache",
536 ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
537#endif
538#endif /* !defined(CONFIG_IOP480) */
539
540#if defined(CONFIG_IOP480)
541 printf ("PLX IOP480 (PVR=%08x)", pvr);
542 printf (" at %s MHz:", strmhz(buf, clock));
543 printf (" %u kB I-Cache", 4);
544 printf (" %u kB D-Cache", 2);
545#endif
546
547#endif /* !defined(CONFIG_405) */
548
549 putc ('\n');
wdenkc6097192002-11-03 00:24:07 +0000550
551 return 0;
552}
553
Rafal Jaworowskia2e7ef02006-08-10 12:43:17 +0200554int ppc440spe_revB() {
555 unsigned int pvr;
556
557 pvr = get_pvr();
Stefan Roese1456a772007-01-15 09:46:29 +0100558 if ((pvr == PVR_440SPe_6_RB) || (pvr == PVR_440SPe_RB))
Rafal Jaworowskia2e7ef02006-08-10 12:43:17 +0200559 return 1;
560 else
561 return 0;
562}
wdenkc6097192002-11-03 00:24:07 +0000563
564/* ------------------------------------------------------------------------- */
565
wdenk57b2d802003-06-27 21:31:46 +0000566int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
wdenkc6097192002-11-03 00:24:07 +0000567{
Stefan Roeseecf05b22006-11-27 14:48:41 +0100568#if defined(CONFIG_BOARD_RESET)
569 board_reset();
Stefan Roesea5232952006-11-27 14:52:04 +0100570#else
Stefan Roese2a4a9432006-11-27 14:12:17 +0100571#if defined(CFG_4xx_RESET_TYPE)
572 mtspr(dbcr0, CFG_4xx_RESET_TYPE << 28);
Stefan Roese326c9712005-08-01 16:41:48 +0200573#else
wdenk57b2d802003-06-27 21:31:46 +0000574 /*
575 * Initiate system reset in debug control register DBCR
576 */
Stefan Roese03687752006-10-07 11:30:52 +0200577 mtspr(dbcr0, 0x30000000);
Stefan Roesea5232952006-11-27 14:52:04 +0100578#endif /* defined(CFG_4xx_RESET_TYPE) */
Stefan Roese03687752006-10-07 11:30:52 +0200579#endif /* defined(CONFIG_BOARD_RESET) */
Stefan Roese326c9712005-08-01 16:41:48 +0200580
wdenkc6097192002-11-03 00:24:07 +0000581 return 1;
582}
wdenkc6097192002-11-03 00:24:07 +0000583
584
585/*
586 * Get timebase clock frequency
587 */
588unsigned long get_tbclk (void)
589{
Stefan Roese42f2a822005-11-27 19:36:26 +0100590#if !defined(CONFIG_IOP480)
wdenkc6097192002-11-03 00:24:07 +0000591 sys_info_t sys_info;
592
593 get_sys_info(&sys_info);
594 return (sys_info.freqProcessor);
wdenkc6097192002-11-03 00:24:07 +0000595#else
Stefan Roese42f2a822005-11-27 19:36:26 +0100596 return (66000000);
wdenkc6097192002-11-03 00:24:07 +0000597#endif
598
599}
600
601
602#if defined(CONFIG_WATCHDOG)
Stefan Roese6964fd62007-11-09 12:18:54 +0100603void watchdog_reset(void)
wdenkc6097192002-11-03 00:24:07 +0000604{
605 int re_enable = disable_interrupts();
606 reset_4xx_watchdog();
607 if (re_enable) enable_interrupts();
608}
609
Stefan Roese6964fd62007-11-09 12:18:54 +0100610void reset_4xx_watchdog(void)
wdenkc6097192002-11-03 00:24:07 +0000611{
612 /*
613 * Clear TSR(WIS) bit
614 */
615 mtspr(tsr, 0x40000000);
616}
617#endif /* CONFIG_WATCHDOG */