blob: 6badfb1b24993d4a662b8a9c358f888e0c6dd60d [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Stefan Roese31ce7de2006-05-10 14:10:41 +02002 * (C) Copyright 2000-2006
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
wdenkc6097192002-11-03 00:24:07 +000025 * CPU specific code
26 *
27 * written or collected and sometimes rewritten by
28 * Magnus Damm <damm@bitsmart.com>
29 *
30 * minor modifications by
31 * Wolfgang Denk <wd@denx.de>
32 */
33
34#include <common.h>
35#include <watchdog.h>
36#include <command.h>
37#include <asm/cache.h>
38#include <ppc4xx.h>
39
Wolfgang Denk6405a152006-03-31 18:32:53 +020040#if !defined(CONFIG_405)
41DECLARE_GLOBAL_DATA_PTR;
42#endif
43
Stefan Roese99644742005-11-29 18:18:21 +010044#if defined(CONFIG_440)
45#define FREQ_EBC (sys_info.freqEPB)
46#else
47#define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
Stefan Roese42f2a822005-11-27 19:36:26 +010048#endif
49
Stefan Roese42fbddd2006-09-07 11:51:23 +020050#if defined(CONFIG_405GP) || \
51 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
52 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
Stefan Roese99644742005-11-29 18:18:21 +010053
54#define PCI_ASYNC
55
56int pci_async_enabled(void)
57{
58#if defined(CONFIG_405GP)
59 return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
Stefan Roese42f2a822005-11-27 19:36:26 +010060#endif
61
Stefan Roese42fbddd2006-09-07 11:51:23 +020062#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
63 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
Stefan Roese99644742005-11-29 18:18:21 +010064 unsigned long val;
65
Wolfgang Denkaaa7c002005-12-12 16:06:05 +010066 mfsdr(sdr_sdstp1, val);
Stefan Roese99644742005-11-29 18:18:21 +010067 return (val & SDR0_SDSTP1_PAME_MASK);
68#endif
69}
70#endif
71
Stefan Roesee2c34122005-11-29 19:13:38 +010072#if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
Stefan Roese99644742005-11-29 18:18:21 +010073int pci_arbiter_enabled(void)
74{
75#if defined(CONFIG_405GP)
76 return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
77#endif
Stefan Roese42f2a822005-11-27 19:36:26 +010078
Stefan Roese99644742005-11-29 18:18:21 +010079#if defined(CONFIG_405EP)
80 return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
Stefan Roese42f2a822005-11-27 19:36:26 +010081#endif
82
83#if defined(CONFIG_440GP)
Stefan Roese99644742005-11-29 18:18:21 +010084 return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
85#endif
Stefan Roese42f2a822005-11-27 19:36:26 +010086
Stefan Roese42fbddd2006-09-07 11:51:23 +020087#if defined(CONFIG_440GX) || \
88 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
89 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
90 defined(CONFIG_440SP) || defined(CONFIG_440SPE)
Stefan Roese99644742005-11-29 18:18:21 +010091 unsigned long val;
92
93 mfsdr(sdr_sdstp1, val);
94 return (val & SDR0_SDSTP1_PAE_MASK);
Stefan Roese42f2a822005-11-27 19:36:26 +010095#endif
Stefan Roese99644742005-11-29 18:18:21 +010096}
97#endif
98
Stefan Roese42fbddd2006-09-07 11:51:23 +020099#if defined(CONFIG_405EP) || defined(CONFIG_440GX) || \
100 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
101 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
102 defined(CONFIG_440SP) || defined(CONFIG_440SPE)
Stefan Roese42f2a822005-11-27 19:36:26 +0100103
Stefan Roese99644742005-11-29 18:18:21 +0100104#define I2C_BOOTROM
Stefan Roese42f2a822005-11-27 19:36:26 +0100105
Stefan Roese99644742005-11-29 18:18:21 +0100106int i2c_bootrom_enabled(void)
107{
108#if defined(CONFIG_405EP)
109 return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
Stefan Roese42fbddd2006-09-07 11:51:23 +0200110#else
Stefan Roese99644742005-11-29 18:18:21 +0100111 unsigned long val;
112
113 mfsdr(sdr_sdcs, val);
114 return (val & SDR0_SDCS_SDD);
115#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200116}
117
118#if defined(CONFIG_440GX)
119#define SDR0_PINSTP_SHIFT 29
120static char *bootstrap_str[] = {
121 "EBC (16 bits)",
122 "EBC (8 bits)",
123 "EBC (32 bits)",
124 "EBC (8 bits)",
125 "PCI",
126 "I2C (Addr 0x54)",
127 "Reserved",
128 "I2C (Addr 0x50)",
129};
130#endif
131
132#if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
133#define SDR0_PINSTP_SHIFT 30
134static char *bootstrap_str[] = {
135 "EBC (8 bits)",
136 "PCI",
137 "I2C (Addr 0x54)",
138 "I2C (Addr 0x50)",
139};
140#endif
141
142#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
143#define SDR0_PINSTP_SHIFT 29
144static char *bootstrap_str[] = {
145 "EBC (8 bits)",
146 "PCI",
147 "NAND (8 bits)",
148 "EBC (16 bits)",
149 "EBC (16 bits)",
150 "I2C (Addr 0x54)",
151 "PCI",
152 "I2C (Addr 0x52)",
153};
154#endif
155
156#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
157#define SDR0_PINSTP_SHIFT 29
158static char *bootstrap_str[] = {
159 "EBC (8 bits)",
160 "EBC (16 bits)",
161 "EBC (16 bits)",
162 "NAND (8 bits)",
163 "PCI",
164 "I2C (Addr 0x54)",
165 "PCI",
166 "I2C (Addr 0x52)",
167};
168#endif
169
170#if defined(SDR0_PINSTP_SHIFT)
171static int bootstrap_option(void)
172{
173 unsigned long val;
174
175 mfsdr(sdr_pinstp, val);
176 return ((val & 0xe0000000) >> SDR0_PINSTP_SHIFT);
Stefan Roese99644742005-11-29 18:18:21 +0100177}
Stefan Roese42fbddd2006-09-07 11:51:23 +0200178#endif /* SDR0_PINSTP_SHIFT */
Stefan Roese42f2a822005-11-27 19:36:26 +0100179#endif
180
181
wdenkc6097192002-11-03 00:24:07 +0000182#if defined(CONFIG_440)
Stefan Roese42f2a822005-11-27 19:36:26 +0100183static int do_chip_reset(unsigned long sys0, unsigned long sys1);
wdenkc6097192002-11-03 00:24:07 +0000184#endif
185
wdenkc6097192002-11-03 00:24:07 +0000186
187int checkcpu (void)
188{
Stefan Roese42f2a822005-11-27 19:36:26 +0100189#if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
Stefan Roese42f2a822005-11-27 19:36:26 +0100190 uint pvr = get_pvr();
wdenkc6097192002-11-03 00:24:07 +0000191 ulong clock = gd->cpu_clk;
192 char buf[32];
Stefan Roese11dd8812006-10-18 15:59:35 +0200193 char addstr[64] = "";
wdenkc6097192002-11-03 00:24:07 +0000194
Stefan Roese42f2a822005-11-27 19:36:26 +0100195#if !defined(CONFIG_IOP480)
196 sys_info_t sys_info;
wdenkc6097192002-11-03 00:24:07 +0000197
198 puts ("CPU: ");
199
200 get_sys_info(&sys_info);
201
Stefan Roese42f2a822005-11-27 19:36:26 +0100202 puts("AMCC PowerPC 4");
203
204#if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
205 puts("05");
wdenkc6097192002-11-03 00:24:07 +0000206#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100207#if defined(CONFIG_440)
208 puts("40");
stroese434979e2003-05-23 11:18:02 +0000209#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100210
wdenkc6097192002-11-03 00:24:07 +0000211 switch (pvr) {
212 case PVR_405GP_RB:
Stefan Roese42f2a822005-11-27 19:36:26 +0100213 puts("GP Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000214 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100215
wdenkc6097192002-11-03 00:24:07 +0000216 case PVR_405GP_RC:
Stefan Roese42f2a822005-11-27 19:36:26 +0100217 puts("GP Rev. C");
wdenkc6097192002-11-03 00:24:07 +0000218 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100219
wdenkc6097192002-11-03 00:24:07 +0000220 case PVR_405GP_RD:
Stefan Roese42f2a822005-11-27 19:36:26 +0100221 puts("GP Rev. D");
wdenkc6097192002-11-03 00:24:07 +0000222 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100223
wdenkc35ba4e2004-03-14 22:25:36 +0000224#ifdef CONFIG_405GP
Stefan Roese42f2a822005-11-27 19:36:26 +0100225 case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
226 puts("GP Rev. E");
wdenkc6097192002-11-03 00:24:07 +0000227 break;
228#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100229
wdenkc6097192002-11-03 00:24:07 +0000230 case PVR_405CR_RA:
Stefan Roese42f2a822005-11-27 19:36:26 +0100231 puts("CR Rev. A");
wdenkc6097192002-11-03 00:24:07 +0000232 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100233
wdenkc6097192002-11-03 00:24:07 +0000234 case PVR_405CR_RB:
Stefan Roese42f2a822005-11-27 19:36:26 +0100235 puts("CR Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000236 break;
wdenkc6097192002-11-03 00:24:07 +0000237
Stefan Roese42f2a822005-11-27 19:36:26 +0100238#ifdef CONFIG_405CR
239 case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
240 puts("CR Rev. C");
241 break;
wdenkc6097192002-11-03 00:24:07 +0000242#endif
243
Stefan Roese42f2a822005-11-27 19:36:26 +0100244 case PVR_405GPR_RB:
245 puts("GPr Rev. B");
246 break;
wdenkc6097192002-11-03 00:24:07 +0000247
Stefan Roese42f2a822005-11-27 19:36:26 +0100248 case PVR_405EP_RB:
249 puts("EP Rev. B");
250 break;
wdenkc6097192002-11-03 00:24:07 +0000251
252#if defined(CONFIG_440)
wdenk57b2d802003-06-27 21:31:46 +0000253 case PVR_440GP_RB:
Stefan Roese326c9712005-08-01 16:41:48 +0200254 puts("GP Rev. B");
wdenka4685fe2003-09-03 14:03:26 +0000255 /* See errata 1.12: CHIP_4 */
256 if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
257 (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
258 puts ( "\n\t CPC0_SYSx DCRs corrupted. "
259 "Resetting chip ...\n");
260 udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
261 do_chip_reset ( mfdcr(cpc0_strp0),
262 mfdcr(cpc0_strp1) );
263 }
wdenkc6097192002-11-03 00:24:07 +0000264 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100265
wdenk57b2d802003-06-27 21:31:46 +0000266 case PVR_440GP_RC:
Stefan Roese326c9712005-08-01 16:41:48 +0200267 puts("GP Rev. C");
wdenk544e9732004-02-06 23:19:44 +0000268 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100269
wdenk544e9732004-02-06 23:19:44 +0000270 case PVR_440GX_RA:
Stefan Roese326c9712005-08-01 16:41:48 +0200271 puts("GX Rev. A");
wdenk544e9732004-02-06 23:19:44 +0000272 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100273
wdenk544e9732004-02-06 23:19:44 +0000274 case PVR_440GX_RB:
Stefan Roese326c9712005-08-01 16:41:48 +0200275 puts("GX Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000276 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100277
stroesec0125272005-04-07 05:33:41 +0000278 case PVR_440GX_RC:
Stefan Roese326c9712005-08-01 16:41:48 +0200279 puts("GX Rev. C");
stroesec0125272005-04-07 05:33:41 +0000280 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100281
Stefan Roese08fb4042005-11-01 10:08:03 +0100282 case PVR_440GX_RF:
283 puts("GX Rev. F");
284 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100285
Stefan Roese326c9712005-08-01 16:41:48 +0200286 case PVR_440EP_RA:
287 puts("EP Rev. A");
288 break;
Stefan Roese42f2a822005-11-27 19:36:26 +0100289
Stefan Roese95258d52005-10-04 15:00:30 +0200290#ifdef CONFIG_440EP
291 case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roese326c9712005-08-01 16:41:48 +0200292 puts("EP Rev. B");
293 break;
Stefan Roese31ce7de2006-05-10 14:10:41 +0200294
295 case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
296 puts("EP Rev. C");
297 break;
Stefan Roese95258d52005-10-04 15:00:30 +0200298#endif /* CONFIG_440EP */
Stefan Roese42f2a822005-11-27 19:36:26 +0100299
Stefan Roese95258d52005-10-04 15:00:30 +0200300#ifdef CONFIG_440GR
301 case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
302 puts("GR Rev. A");
303 break;
Stefan Roese31ce7de2006-05-10 14:10:41 +0200304
Stefan Roese96467d62006-05-18 19:21:53 +0200305 case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
Stefan Roese31ce7de2006-05-10 14:10:41 +0200306 puts("GR Rev. B");
307 break;
Stefan Roese95258d52005-10-04 15:00:30 +0200308#endif /* CONFIG_440GR */
Stefan Roese42f2a822005-11-27 19:36:26 +0100309#endif /* CONFIG_440 */
310
Stefan Roese42fbddd2006-09-07 11:51:23 +0200311 case PVR_440EPX1_RA:
Stefan Roese11dd8812006-10-18 15:59:35 +0200312 puts("EPx Rev. A");
313 strcpy(addstr, "Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200314 break;
315
316 case PVR_440EPX2_RA:
Stefan Roese11dd8812006-10-18 15:59:35 +0200317 puts("EPx Rev. A");
318 strcpy(addstr, "No Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200319 break;
320
321 case PVR_440GRX1_RA:
Stefan Roese11dd8812006-10-18 15:59:35 +0200322 puts("GRx Rev. A");
323 strcpy(addstr, "Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200324 break;
325
326 case PVR_440GRX2_RA:
Stefan Roese11dd8812006-10-18 15:59:35 +0200327 puts("GRx Rev. A");
328 strcpy(addstr, "No Security/Kasumi support");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200329 break;
330
Stefan Roese99644742005-11-29 18:18:21 +0100331 case PVR_440SP_RA:
332 puts("SP Rev. A");
333 break;
334
335 case PVR_440SP_RB:
336 puts("SP Rev. B");
337 break;
338
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200339 case PVR_440SPe_RA:
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200340 puts("SPe Rev. A");
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200341 break;
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200342
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200343 case PVR_440SPe_RB:
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200344 puts("SPe Rev. B");
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200345 break;
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200346
wdenk57b2d802003-06-27 21:31:46 +0000347 default:
Stefan Roese363330b2005-08-04 17:09:16 +0200348 printf (" UNKNOWN (PVR=%08x)", pvr);
wdenkc6097192002-11-03 00:24:07 +0000349 break;
350 }
Stefan Roese42f2a822005-11-27 19:36:26 +0100351
352 printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
353 sys_info.freqPLB / 1000000,
354 sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
355 FREQ_EBC / 1000000);
356
Stefan Roese11dd8812006-10-18 15:59:35 +0200357 if (addstr[0] != 0)
358 printf(" %s\n", addstr);
359
Stefan Roese99644742005-11-29 18:18:21 +0100360#if defined(I2C_BOOTROM)
361 printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
Stefan Roese42fbddd2006-09-07 11:51:23 +0200362#if defined(SDR0_PINSTP_SHIFT)
363 printf (" Bootstrap Option %c - ", (char)bootstrap_option() + 'A');
364 printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
365#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100366#endif
367
Stefan Roese99644742005-11-29 18:18:21 +0100368#if defined(CONFIG_PCI)
369 printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
Stefan Roese42f2a822005-11-27 19:36:26 +0100370#endif
371
Stefan Roese99644742005-11-29 18:18:21 +0100372#if defined(PCI_ASYNC)
373 if (pci_async_enabled()) {
Stefan Roese42f2a822005-11-27 19:36:26 +0100374 printf (", PCI async ext clock used");
375 } else {
376 printf (", PCI sync clock at %lu MHz",
377 sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
378 }
wdenkc6097192002-11-03 00:24:07 +0000379#endif
Stefan Roese42f2a822005-11-27 19:36:26 +0100380
Stefan Roese99644742005-11-29 18:18:21 +0100381#if defined(CONFIG_PCI)
Stefan Roese42f2a822005-11-27 19:36:26 +0100382 putc('\n');
383#endif
384
385#if defined(CONFIG_405EP)
386 printf (" 16 kB I-Cache 16 kB D-Cache");
387#elif defined(CONFIG_440)
388 printf (" 32 kB I-Cache 32 kB D-Cache");
389#else
390 printf (" 16 kB I-Cache %d kB D-Cache",
391 ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
392#endif
393#endif /* !defined(CONFIG_IOP480) */
394
395#if defined(CONFIG_IOP480)
396 printf ("PLX IOP480 (PVR=%08x)", pvr);
397 printf (" at %s MHz:", strmhz(buf, clock));
398 printf (" %u kB I-Cache", 4);
399 printf (" %u kB D-Cache", 2);
400#endif
401
402#endif /* !defined(CONFIG_405) */
403
404 putc ('\n');
wdenkc6097192002-11-03 00:24:07 +0000405
406 return 0;
407}
408
Rafal Jaworowskia2e7ef02006-08-10 12:43:17 +0200409#if defined (CONFIG_440SPE)
410int ppc440spe_revB() {
411 unsigned int pvr;
412
413 pvr = get_pvr();
414 if (pvr == PVR_440SPe_RB)
415 return 1;
416 else
417 return 0;
418}
419#endif
wdenkc6097192002-11-03 00:24:07 +0000420
421/* ------------------------------------------------------------------------- */
422
wdenk57b2d802003-06-27 21:31:46 +0000423int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
wdenkc6097192002-11-03 00:24:07 +0000424{
Stefan Roese326c9712005-08-01 16:41:48 +0200425#if defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)
426 /*give reset to BCSR*/
427 *(unsigned char*)(CFG_BCSR_BASE | 0x06) = 0x09;
428
429#else
430
wdenk57b2d802003-06-27 21:31:46 +0000431 /*
432 * Initiate system reset in debug control register DBCR
433 */
wdenkc6097192002-11-03 00:24:07 +0000434 __asm__ __volatile__("lis 3, 0x3000" ::: "r3");
435#if defined(CONFIG_440)
436 __asm__ __volatile__("mtspr 0x134, 3");
437#else
438 __asm__ __volatile__("mtspr 0x3f2, 3");
439#endif
Stefan Roese326c9712005-08-01 16:41:48 +0200440
441#endif/* defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)*/
wdenkc6097192002-11-03 00:24:07 +0000442 return 1;
443}
444
445#if defined(CONFIG_440)
Stefan Roese42f2a822005-11-27 19:36:26 +0100446static int do_chip_reset (unsigned long sys0, unsigned long sys1)
wdenkc6097192002-11-03 00:24:07 +0000447{
wdenka4685fe2003-09-03 14:03:26 +0000448 /* Changes to cpc0_sys0 and cpc0_sys1 require chip
449 * reset.
450 */
451 mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
452 mtdcr (cpc0_sys0, sys0);
453 mtdcr (cpc0_sys1, sys1);
454 mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
455 mtspr (dbcr0, 0x20000000); /* Reset the chip */
wdenkc6097192002-11-03 00:24:07 +0000456
wdenka4685fe2003-09-03 14:03:26 +0000457 return 1;
wdenkc6097192002-11-03 00:24:07 +0000458}
459#endif
460
461
462/*
463 * Get timebase clock frequency
464 */
465unsigned long get_tbclk (void)
466{
Stefan Roese42f2a822005-11-27 19:36:26 +0100467#if !defined(CONFIG_IOP480)
wdenkc6097192002-11-03 00:24:07 +0000468 sys_info_t sys_info;
469
470 get_sys_info(&sys_info);
471 return (sys_info.freqProcessor);
wdenkc6097192002-11-03 00:24:07 +0000472#else
Stefan Roese42f2a822005-11-27 19:36:26 +0100473 return (66000000);
wdenkc6097192002-11-03 00:24:07 +0000474#endif
475
476}
477
478
479#if defined(CONFIG_WATCHDOG)
480void
481watchdog_reset(void)
482{
483 int re_enable = disable_interrupts();
484 reset_4xx_watchdog();
485 if (re_enable) enable_interrupts();
486}
487
488void
489reset_4xx_watchdog(void)
490{
491 /*
492 * Clear TSR(WIS) bit
493 */
494 mtspr(tsr, 0x40000000);
495}
496#endif /* CONFIG_WATCHDOG */