blob: 9134e9e82982685e8d5e822f812a48b99e3c5654 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +00002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Li6a2d8d12020-05-01 20:04:13 +08004 * Copyright 2020 NXP
Poonam Aggrwala2ec1352011-02-09 19:17:53 +00005 */
6
7/*
8 * P010 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Prabhakar Kushwahad324f472013-04-16 13:27:44 +053016#include <asm/config_mpc85xx.h>
Dipen Dudhat2f143ed2011-07-28 14:47:28 -050017#define CONFIG_NAND_FSL_IFC
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000018
19#ifdef CONFIG_SDCARD
Ying Zhang1233cbc2014-01-24 15:50:09 +080020#define CONFIG_SPL_FLUSH_IMAGE
21#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang1233cbc2014-01-24 15:50:09 +080022#define CONFIG_SPL_PAD_TO 0x18000
23#define CONFIG_SPL_MAX_SIZE (96 * 1024)
24#define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
25#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
26#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
27#define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
28#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang1233cbc2014-01-24 15:50:09 +080029#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_COMMON_INIT_DDR
31#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000032#endif
33
34#ifdef CONFIG_SPIFLASH
Udit Agarwald2dd2f72019-11-07 16:11:39 +000035#ifdef CONFIG_NXP_ESBC
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000036#define CONFIG_RAMBOOT_SPIFLASH
Ruchika Gupta604a9592014-09-29 11:14:35 +053037#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ying Zhang1233cbc2014-01-24 15:50:09 +080038#else
Ying Zhang1233cbc2014-01-24 15:50:09 +080039#define CONFIG_SPL_SPI_FLASH_MINIMAL
40#define CONFIG_SPL_FLUSH_IMAGE
41#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang1233cbc2014-01-24 15:50:09 +080042#define CONFIG_SPL_PAD_TO 0x18000
43#define CONFIG_SPL_MAX_SIZE (96 * 1024)
44#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
45#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
46#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
47#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
48#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang1233cbc2014-01-24 15:50:09 +080049#ifdef CONFIG_SPL_BUILD
50#define CONFIG_SPL_COMMON_INIT_DDR
51#endif
52#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +000053#endif
54
Miquel Raynald0935362019-10-03 19:50:03 +020055#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000056#ifdef CONFIG_NXP_ESBC
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053057#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053058#define CONFIG_SPL_FLUSH_IMAGE
59#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
60
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053061#define CONFIG_SPL_MAX_SIZE 8192
62#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
63#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053064#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +053065#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
66#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
67#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
Ying Zhang1233cbc2014-01-24 15:50:09 +080068#else
Ying Zhang1233cbc2014-01-24 15:50:09 +080069#ifdef CONFIG_TPL_BUILD
Ying Zhang1233cbc2014-01-24 15:50:09 +080070#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang1233cbc2014-01-24 15:50:09 +080071#define CONFIG_SPL_NAND_INIT
Ying Zhang1233cbc2014-01-24 15:50:09 +080072#define CONFIG_SPL_COMMON_INIT_DDR
73#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -050074#define CONFIG_TPL_TEXT_BASE 0xD0001000
Ying Zhang1233cbc2014-01-24 15:50:09 +080075#define CONFIG_SYS_MPC85XX_NO_RESETVEC
76#define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
77#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
78#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
79#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
80#elif defined(CONFIG_SPL_BUILD)
81#define CONFIG_SPL_INIT_MINIMAL
Ying Zhang1233cbc2014-01-24 15:50:09 +080082#define CONFIG_SPL_NAND_MINIMAL
83#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang1233cbc2014-01-24 15:50:09 +080084#define CONFIG_SPL_MAX_SIZE 8192
85#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
86#define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
87#define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
88#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
Dipen Dudhat2f143ed2011-07-28 14:47:28 -050089#endif
Ying Zhang1233cbc2014-01-24 15:50:09 +080090#define CONFIG_SPL_PAD_TO 0x20000
91#define CONFIG_TPL_PAD_TO 0x20000
92#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang1233cbc2014-01-24 15:50:09 +080093#endif
94#endif
Ruchika Guptab36ccc52011-06-08 22:52:48 -050095
96#ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
97#define CONFIG_RAMBOOT_NAND
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053098#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ruchika Guptab36ccc52011-06-08 22:52:48 -050099#endif
100
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000101#ifndef CONFIG_RESET_VECTOR_ADDRESS
102#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
103#endif
104
Tom Rini0a01a442019-01-22 17:09:24 -0500105#ifdef CONFIG_TPL_BUILD
106#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
107#elif defined(CONFIG_SPL_BUILD)
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +0530108#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
109#else
110#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000111#endif
112
113/* High Level Configuration Options */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000114#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
115
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000116#if defined(CONFIG_PCI)
Robert P. J. Daya8099812016-05-03 19:52:49 -0400117#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
118#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000119#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
120
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000121/*
122 * PCI Windows
123 * Memory space is mapped 1-1, but I/O space must start from 0.
124 */
125/* controller 1, Slot 1, tgtid 1, Base address a000 */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000126#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
127#ifdef CONFIG_PHYS_64BIT
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000128#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
129#else
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000130#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
131#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000132#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000133#ifdef CONFIG_PHYS_64BIT
134#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
135#else
136#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
137#endif
138
139/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Hou Zhiqiangd3cb8812020-05-01 19:06:28 +0800140#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
141#ifdef CONFIG_PHYS_64BIT
142#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
143#else
144#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
145#endif
146#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
147#ifdef CONFIG_PHYS_64BIT
148#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
149#else
150#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
151#endif
152
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000153#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000154#endif
155
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000156#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */
157
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000158#define CONFIG_HWCONFIG
159/*
160 * These can be toggled for performance analysis, otherwise use default.
161 */
162#define CONFIG_L2_CACHE /* toggle L2 cache */
163#define CONFIG_BTB /* toggle branch predition */
164
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000165
166#define CONFIG_ENABLE_36BIT_PHYS
167
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000168/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000169#define CONFIG_SYS_DDR_RAW_TIMING
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000170#define CONFIG_SYS_SPD_BUS_NUM 1
171#define SPD_EEPROM_ADDRESS 0x52
172
173#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
174
175#ifndef __ASSEMBLY__
176extern unsigned long get_sdram_size(void);
177#endif
178#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
179#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
180#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
181
182#define CONFIG_DIMM_SLOTS_PER_CTLR 1
183#define CONFIG_CHIP_SELECTS_PER_CTRL 1
184
185/* DDR3 Controller Settings */
186#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
187#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
188#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
189#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
190#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
191#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
192#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000193#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
194#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
195#define CONFIG_SYS_DDR_RCW_1 0x00000000
196#define CONFIG_SYS_DDR_RCW_2 0x00000000
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800197#define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
198#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000199#define CONFIG_SYS_DDR_TIMING_4 0x00000001
200#define CONFIG_SYS_DDR_TIMING_5 0x03402400
201
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800202#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
203#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
204#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000205#define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
206#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800207#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
208#define CONFIG_SYS_DDR_MODE_2_800 0x00000000
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000209#define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800210#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000211
212/* settings for DDR3 at 667MT/s */
213#define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
214#define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
215#define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
216#define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
217#define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
218#define CONFIG_SYS_DDR_MODE_1_667 0x00441210
219#define CONFIG_SYS_DDR_MODE_2_667 0x00000000
220#define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
221#define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
222
223#define CONFIG_SYS_CCSRBAR 0xffe00000
224#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
225
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500226/* Don't relocate CCSRBAR while in NAND_SPL */
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +0530227#ifdef CONFIG_SPL_BUILD
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500228#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
229#endif
230
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000231/*
232 * Memory map
233 *
234 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
235 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
236 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
237 *
238 * Localbus non-cacheable
239 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
240 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
241 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
242 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
243 */
244
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000245/*
246 * IFC Definitions
247 */
248/* NOR Flash on IFC */
Prabhakar Kushwaha66d6aa82013-04-16 13:28:12 +0530249
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000250#define CONFIG_SYS_FLASH_BASE 0xee000000
251#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
252
253#ifdef CONFIG_PHYS_64BIT
254#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
255#else
256#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
257#endif
258
259#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
260 CSPR_PORT_SIZE_16 | \
261 CSPR_MSEL_NOR | \
262 CSPR_V)
263#define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
264#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
265/* NOR Flash Timing Params */
266#define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
267 FTIM0_NOR_TEADC(0x5) | \
268 FTIM0_NOR_TEAHC(0x5)
269#define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
270 FTIM1_NOR_TRAD_NOR(0x0f)
271#define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
272 FTIM2_NOR_TCH(0x4) | \
273 FTIM2_NOR_TWP(0x1c)
274#define CONFIG_SYS_NOR_FTIM3 0x0
275
276#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
277#define CONFIG_SYS_FLASH_QUIET_TEST
278#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
279#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
280
281#undef CONFIG_SYS_FLASH_CHECKSUM
282#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
283#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
284
285/* CFI for NOR Flash */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000286#define CONFIG_SYS_FLASH_EMPTY_INFO
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000287
288/* NAND Flash on IFC */
289#define CONFIG_SYS_NAND_BASE 0xff800000
290#ifdef CONFIG_PHYS_64BIT
291#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
292#else
293#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
294#endif
295
Zhao Qiangc655ef12013-09-26 09:10:32 +0800296#define CONFIG_MTD_PARTITION
Zhao Qiangc655ef12013-09-26 09:10:32 +0800297
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000298#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
299 | CSPR_PORT_SIZE_8 \
300 | CSPR_MSEL_NAND \
301 | CSPR_V)
302#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800303
York Sun7f945ca2016-11-16 13:30:06 -0800304#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000305#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
306 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
307 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
308 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
309 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
310 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
311 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800312
York Sun7f945ca2016-11-16 13:30:06 -0800313#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800314#define CONFIG_SYS_NAND_ONFI_DETECTION
315#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
316 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
317 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
318 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
319 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
320 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
321 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800322#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000323
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500324#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
325#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500326
York Sun7f945ca2016-11-16 13:30:06 -0800327#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000328/* NAND Flash Timing Params */
329#define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
330 FTIM0_NAND_TWP(0x0C) | \
331 FTIM0_NAND_TWCHT(0x04) | \
332 FTIM0_NAND_TWH(0x05)
333#define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
334 FTIM1_NAND_TWBE(0x1d) | \
335 FTIM1_NAND_TRR(0x07) | \
336 FTIM1_NAND_TRP(0x0c)
337#define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
338 FTIM2_NAND_TREH(0x05) | \
339 FTIM2_NAND_TWHRE(0x0f)
340#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
341
York Sun7f945ca2016-11-16 13:30:06 -0800342#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800343/* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
344/* ONFI NAND Flash mode0 Timing Params */
345#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
346 FTIM0_NAND_TWP(0x18) | \
347 FTIM0_NAND_TWCHT(0x07) | \
348 FTIM0_NAND_TWH(0x0a))
349#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
350 FTIM1_NAND_TWBE(0x39) | \
351 FTIM1_NAND_TRR(0x0e) | \
352 FTIM1_NAND_TRP(0x18))
353#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
354 FTIM2_NAND_TREH(0x0a) | \
355 FTIM2_NAND_TWHRE(0x1e))
356#define CONFIG_SYS_NAND_FTIM3 0x0
357#endif
358
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000359#define CONFIG_SYS_NAND_DDR_LAW 11
360
361/* Set up IFC registers for boot location NOR/NAND */
Miquel Raynald0935362019-10-03 19:50:03 +0200362#if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500363#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
364#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
365#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
366#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
367#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
368#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
369#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
370#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
371#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
372#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
373#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
374#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
375#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
376#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
377#else
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000378#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
379#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
380#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
381#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
382#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
383#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
384#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
385#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
386#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
387#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
388#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
389#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
390#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
391#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500392#endif
393
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000394/* CPLD on IFC */
395#define CONFIG_SYS_CPLD_BASE 0xffb00000
396
397#ifdef CONFIG_PHYS_64BIT
398#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
399#else
400#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
401#endif
402
403#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
404 | CSPR_PORT_SIZE_8 \
405 | CSPR_MSEL_GPCM \
406 | CSPR_V)
407#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
408#define CONFIG_SYS_CSOR3 0x0
409/* CPLD Timing parameters for IFC CS3 */
410#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
411 FTIM0_GPCM_TEADC(0x0e) | \
412 FTIM0_GPCM_TEAHC(0x0e))
413#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
414 FTIM1_GPCM_TRAD(0x1f))
415#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800416 FTIM2_GPCM_TCH(0x8) | \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000417 FTIM2_GPCM_TWP(0x1f))
418#define CONFIG_SYS_CS3_FTIM3 0x0
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000419
Aneesh Bansala40370d2014-03-07 19:12:09 +0530420#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
421 defined(CONFIG_RAMBOOT_NAND)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000422#define CONFIG_SYS_RAMBOOT
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000423#else
424#undef CONFIG_SYS_RAMBOOT
425#endif
426
Prabhakar Kushwahad324f472013-04-16 13:27:44 +0530427#ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
Aneesh Bansalc24c0f32014-01-20 14:57:03 +0530428#if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
Prabhakar Kushwahad324f472013-04-16 13:27:44 +0530429#define CONFIG_A003399_NOR_WORKAROUND
430#endif
431#endif
432
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000433#define CONFIG_SYS_INIT_RAM_LOCK
434#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sun515fbb42016-04-06 13:22:10 -0700435#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000436
York Sun515fbb42016-04-06 13:22:10 -0700437#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000438 - GENERATED_GBL_DATA_SIZE)
439#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
440
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530441#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000442
Ying Zhang1233cbc2014-01-24 15:50:09 +0800443/*
444 * Config the L2 Cache as L2 SRAM
445 */
446#if defined(CONFIG_SPL_BUILD)
447#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
448#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
449#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
450#define CONFIG_SYS_L2_SIZE (256 << 10)
451#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
452#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
453#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800454#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
455#define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
456#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
Miquel Raynald0935362019-10-03 19:50:03 +0200457#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800458#ifdef CONFIG_TPL_BUILD
459#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
460#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
461#define CONFIG_SYS_L2_SIZE (256 << 10)
462#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
463#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
464#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
465#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
466#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
467#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
468#else
469#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
470#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
471#define CONFIG_SYS_L2_SIZE (256 << 10)
472#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
473#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
474#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
475#endif
476#endif
477#endif
478
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000479/* Serial Port */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000480#undef CONFIG_SERIAL_SOFTWARE_FIFO
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000481#define CONFIG_SYS_NS16550_SERIAL
482#define CONFIG_SYS_NS16550_REG_SIZE 1
483#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800484#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500485#define CONFIG_NS16550_MIN_FUNCTIONS
486#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000487
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000488#define CONFIG_SYS_BAUDRATE_TABLE \
489 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
490
491#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
492#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
493
Heiko Schocherf2850742012-10-24 13:48:22 +0200494/* I2C */
Shengzhou Liu36446ef2013-09-13 14:46:02 +0800495#define I2C_PCA9557_ADDR1 0x18
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800496#define I2C_PCA9557_ADDR2 0x19
Shengzhou Liu36446ef2013-09-13 14:46:02 +0800497#define I2C_PCA9557_BUS_NUM 0
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000498
499/* I2C EEPROM */
York Sun7f945ca2016-11-16 13:30:06 -0800500#if defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800501#ifdef CONFIG_ID_EEPROM
502#define CONFIG_SYS_I2C_EEPROM_NXID
503#endif
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800504#define CONFIG_SYS_EEPROM_BUS_NUM 0
505#define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
506#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000507/* enable read and write access to EEPROM */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000508
509/* RTC */
510#define CONFIG_RTC_PT7C4338
511#define CONFIG_SYS_I2C_RTC_ADDR 0x68
512
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000513/*
514 * SPI interface will not be available in case of NAND boot SPI CS0 will be
515 * used for SLIC
516 */
Miquel Raynald0935362019-10-03 19:50:03 +0200517#if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000518/* eSPI - Enhanced SPI */
Dipen Dudhat2f143ed2011-07-28 14:47:28 -0500519#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000520
521#if defined(CONFIG_TSEC_ENET)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000522#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
523#define CONFIG_TSEC1 1
524#define CONFIG_TSEC1_NAME "eTSEC1"
525#define CONFIG_TSEC2 1
526#define CONFIG_TSEC2_NAME "eTSEC2"
527#define CONFIG_TSEC3 1
528#define CONFIG_TSEC3_NAME "eTSEC3"
529
530#define TSEC1_PHY_ADDR 1
531#define TSEC2_PHY_ADDR 0
532#define TSEC3_PHY_ADDR 2
533
534#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
535#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
536#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
537
538#define TSEC1_PHYIDX 0
539#define TSEC2_PHYIDX 0
540#define TSEC3_PHYIDX 0
541
542#define CONFIG_ETHPRIME "eTSEC1"
543
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000544/* TBI PHY configuration for SGMII mode */
545#define CONFIG_TSEC_TBICR_SETTINGS ( \
546 TBICR_PHY_RESET \
547 | TBICR_ANEG_ENABLE \
548 | TBICR_FULL_DUPLEX \
549 | TBICR_SPEED1_SET \
550 )
551
552#endif /* CONFIG_TSEC_ENET */
553
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000554/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000555#define CONFIG_FSL_SATA_V2
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000556
557#ifdef CONFIG_FSL_SATA
558#define CONFIG_SYS_SATA_MAX_DEVICE 2
559#define CONFIG_SATA1
560#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
561#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
562#define CONFIG_SATA2
563#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
564#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
565
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000566#define CONFIG_LBA48
567#endif /* #ifdef CONFIG_FSL_SATA */
568
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000569#ifdef CONFIG_MMC
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000570#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
571#endif
572
573#define CONFIG_HAS_FSL_DR_USB
574
575#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400576#ifdef CONFIG_USB_EHCI_HCD
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000577#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
578#define CONFIG_USB_EHCI_FSL
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000579#endif
580#endif
581
582/*
583 * Environment
584 */
Ying Zhang1233cbc2014-01-24 15:50:09 +0800585#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000586#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynald0935362019-10-03 19:50:03 +0200587#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhang1233cbc2014-01-24 15:50:09 +0800588#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500589#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhang1233cbc2014-01-24 15:50:09 +0800590#else
York Sun7f945ca2016-11-16 13:30:06 -0800591#if defined(CONFIG_TARGET_P1010RDB_PA)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800592#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
York Sun7f945ca2016-11-16 13:30:06 -0800593#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800594#define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
595#endif
Ying Zhang1233cbc2014-01-24 15:50:09 +0800596#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000597#endif
598
599#define CONFIG_LOADS_ECHO /* echo on for serial download */
600#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
601
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000602#undef CONFIG_WATCHDOG /* watchdog disabled */
603
Tom Riniceed5d22017-05-12 22:33:27 -0400604#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000605 || defined(CONFIG_FSL_SATA)
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000606#endif
607
608/*
609 * Miscellaneous configurable options
610 */
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000611
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000612/*
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000613 * For booting Linux, the board info and command line data
614 * have to be in the first 64 MB of memory, since this is
615 * the maximum mapped by the Linux kernel during initialization.
616 */
617#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
618#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
619
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000620/*
621 * Environment Configuration
622 */
623
624#if defined(CONFIG_TSEC_ENET)
625#define CONFIG_HAS_ETH0
626#define CONFIG_HAS_ETH1
627#define CONFIG_HAS_ETH2
628#endif
629
Joe Hershberger257ff782011-10-13 13:03:47 +0000630#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000631#define CONFIG_BOOTFILE "uImage"
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000632#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
633
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000634#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200635 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000636 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200637 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000638 "loadaddr=1000000\0" \
639 "consoledev=ttyS0\0" \
640 "ramdiskaddr=2000000\0" \
641 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500642 "fdtaddr=1e00000\0" \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000643 "fdtfile=p1010rdb.dtb\0" \
644 "bdev=sda1\0" \
645 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
646 "othbootargs=ramdisk_size=600000\0" \
647 "usbfatboot=setenv bootargs root=/dev/ram rw " \
648 "console=$consoledev,$baudrate $othbootargs; " \
649 "usb start;" \
650 "fatload usb 0:2 $loadaddr $bootfile;" \
651 "fatload usb 0:2 $fdtaddr $fdtfile;" \
652 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
653 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
654 "usbext2boot=setenv bootargs root=/dev/ram rw " \
655 "console=$consoledev,$baudrate $othbootargs; " \
656 "usb start;" \
657 "ext2load usb 0:4 $loadaddr $bootfile;" \
658 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
659 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800660 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
661 CONFIG_BOOTMODE
662
York Sun7f945ca2016-11-16 13:30:06 -0800663#if defined(CONFIG_TARGET_P1010RDB_PA)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800664#define CONFIG_BOOTMODE \
665 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
666 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
667 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
668 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
669 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
670 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
671
York Sun7f945ca2016-11-16 13:30:06 -0800672#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liuf0af4382013-09-13 14:46:03 +0800673#define CONFIG_BOOTMODE \
674 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
675 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
676 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
677 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
678 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
679 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
680 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
681 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
682 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
683 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
684#endif
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000685
Tom Rini9aed2af2021-08-19 14:29:00 -0400686#define RAMBOOTCOMMAND \
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000687 "setenv bootargs root=/dev/ram rw " \
688 "console=$consoledev,$baudrate $othbootargs; " \
689 "tftp $ramdiskaddr $ramdiskfile;" \
690 "tftp $loadaddr $bootfile;" \
691 "tftp $fdtaddr $fdtfile;" \
692 "bootm $loadaddr $ramdiskaddr $fdtaddr"
693
Tom Rini9aed2af2021-08-19 14:29:00 -0400694#define CONFIG_BOOTCOMMAND RAMBOOTCOMMAND
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000695
Ruchika Guptab36ccc52011-06-08 22:52:48 -0500696#include <asm/fsl_secure_boot.h>
Ruchika Guptab36ccc52011-06-08 22:52:48 -0500697
Poonam Aggrwala2ec1352011-02-09 19:17:53 +0000698#endif /* __CONFIG_H */