blob: 664ca12c000c6fc03b58346fd76ff74ad5ca360c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05004 */
5
6/*
7 * Corenet DS style board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Shaohui Xie25a2b392011-03-16 10:10:32 +080014#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053015#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080016#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
17#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053018#ifdef CONFIG_NAND
19#define CONFIG_RAMBOOT_NAND
20#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053021#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#else
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090025#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080026#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090027#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080028#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090029#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080030#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090031#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080032#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090033#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000034#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080035#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053036#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080037
Liu Gangb4611ee2012-08-09 05:10:03 +000038#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000039/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000040#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
41#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
42 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000043#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000044#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050047#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050048
Kumar Galae727a362011-01-12 02:48:53 -060049#ifndef CONFIG_RESET_VECTOR_ADDRESS
50#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
51#endif
52
Kumar Galae1c09492010-07-15 16:49:03 -050053#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080054#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040055#define CONFIG_PCIE1 /* PCIE controller 1 */
56#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050057#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
58#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050059
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_ENV_OVERWRITE
61
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090062#ifndef CONFIG_MTD_NOR_FLASH
Kumar Galae1c09492010-07-15 16:49:03 -050063#else
Kumar Galae1c09492010-07-15 16:49:03 -050064#define CONFIG_FLASH_CFI_DRIVER
65#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070066#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080067#endif
68
69#if defined(CONFIG_SPIFLASH)
Shaohui Xiec6083892011-05-12 18:46:40 +080070#define CONFIG_ENV_SPI_BUS 0
71#define CONFIG_ENV_SPI_CS 0
72#define CONFIG_ENV_SPI_MAX_HZ 10000000
73#define CONFIG_ENV_SPI_MODE 0
74#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
75#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
76#define CONFIG_ENV_SECT_SIZE 0x10000
77#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000078#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080079#define CONFIG_SYS_MMC_ENV_DEV 0
80#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053081#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080082#elif defined(CONFIG_NAND)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080083#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053084#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000085#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +000086#define CONFIG_ENV_ADDR 0xffe20000
87#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +000088#elif defined(CONFIG_ENV_IS_NOWHERE)
89#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +080090#else
Shaohui Xie25a2b392011-03-16 10:10:32 +080091#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +080092#define CONFIG_ENV_SIZE 0x2000
93#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -050094#endif
95
96#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -050097
98/*
99 * These can be toggled for performance analysis, otherwise use default.
100 */
101#define CONFIG_SYS_CACHE_STASHING
102#define CONFIG_BACKSIDE_L2_CACHE
103#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
104#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000105#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500106#ifdef CONFIG_DDR_ECC
107#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
108#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
109#endif
110
111#define CONFIG_ENABLE_36BIT_PHYS
112
113#ifdef CONFIG_PHYS_64BIT
114#define CONFIG_ADDR_MAP
115#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
116#endif
117
York Sun18acc8b2010-09-28 15:20:36 -0700118#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500119#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
120#define CONFIG_SYS_MEMTEST_END 0x00400000
Kumar Galae1c09492010-07-15 16:49:03 -0500121
122/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800123 * Config the L3 Cache as L3 SRAM
124 */
125#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
126#ifdef CONFIG_PHYS_64BIT
127#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
128#else
129#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
130#endif
131#define CONFIG_SYS_L3_SIZE (1024 << 10)
132#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
133
Kumar Galae1c09492010-07-15 16:49:03 -0500134#ifdef CONFIG_PHYS_64BIT
135#define CONFIG_SYS_DCSRBAR 0xf0000000
136#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
137#endif
138
139/* EEPROM */
140#define CONFIG_ID_EEPROM
141#define CONFIG_SYS_I2C_EEPROM_NXID
142#define CONFIG_SYS_EEPROM_BUS_NUM 0
143#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
144#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
145
146/*
147 * DDR Setup
148 */
149#define CONFIG_VERY_BIG_RAM
150#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
151#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
152
153#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000154#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500155
156#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500157
Kumar Galae1c09492010-07-15 16:49:03 -0500158#define CONFIG_SYS_SPD_BUS_NUM 1
159#define SPD_EEPROM_ADDRESS1 0x51
160#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000161#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700162#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500163
164/*
165 * Local Bus Definitions
166 */
167
168/* Set the local bus clock 1/8 of platform clock */
169#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
170
171#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
172#ifdef CONFIG_PHYS_64BIT
173#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
174#else
175#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
176#endif
177
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800178#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000179 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800180 | BR_PS_16 | BR_V)
181#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500182 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
183
184#define CONFIG_SYS_BR1_PRELIM \
185 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
186#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
187
Kumar Galae1c09492010-07-15 16:49:03 -0500188#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
189#ifdef CONFIG_PHYS_64BIT
190#define PIXIS_BASE_PHYS 0xfffdf0000ull
191#else
192#define PIXIS_BASE_PHYS PIXIS_BASE
193#endif
194
195#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
196#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
197
198#define PIXIS_LBMAP_SWITCH 7
199#define PIXIS_LBMAP_MASK 0xf0
200#define PIXIS_LBMAP_SHIFT 4
201#define PIXIS_LBMAP_ALTBANK 0x40
202
203#define CONFIG_SYS_FLASH_QUIET_TEST
204#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
205
206#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
207#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
208#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
209#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
210
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200211#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500212
Shaohui Xie25a2b392011-03-16 10:10:32 +0800213#if defined(CONFIG_RAMBOOT_PBL)
214#define CONFIG_SYS_RAMBOOT
215#endif
216
Kumar Galae38209e2011-02-09 02:00:08 +0000217/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000218#ifdef CONFIG_NAND_FSL_ELBC
219#define CONFIG_SYS_NAND_BASE 0xffa00000
220#ifdef CONFIG_PHYS_64BIT
221#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
222#else
223#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
224#endif
225
226#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
227#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000228#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
229
230/* NAND flash config */
231#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
232 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
233 | BR_PS_8 /* Port Size = 8 bit */ \
234 | BR_MS_FCM /* MSEL = FCM */ \
235 | BR_V) /* valid */
236#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
237 | OR_FCM_PGS /* Large Page*/ \
238 | OR_FCM_CSCT \
239 | OR_FCM_CST \
240 | OR_FCM_CHT \
241 | OR_FCM_SCY_1 \
242 | OR_FCM_TRLX \
243 | OR_FCM_EHTR)
244
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800245#ifdef CONFIG_NAND
246#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
247#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
248#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
249#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
250#else
251#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
252#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
253#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
254#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
255#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800256#else
257#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
258#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500259#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000260
Kumar Galae1c09492010-07-15 16:49:03 -0500261#define CONFIG_SYS_FLASH_EMPTY_INFO
262#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
263#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
264
Kumar Galae1c09492010-07-15 16:49:03 -0500265#define CONFIG_HWCONFIG
266
267/* define to use L1 as initial stack */
268#define CONFIG_L1_INIT_RAM
269#define CONFIG_SYS_INIT_RAM_LOCK
270#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
271#ifdef CONFIG_PHYS_64BIT
272#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
273#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
274/* The assembler doesn't like typecast */
275#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
276 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
277 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
278#else
279#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
280#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
281#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
282#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200283#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500284
Wolfgang Denk0191e472010-10-26 14:34:52 +0200285#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500286#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
287
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530288#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500289#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
290
291/* Serial Port - controlled on board with jumper J8
292 * open - index 2
293 * shorted - index 1
294 */
Kumar Galae1c09492010-07-15 16:49:03 -0500295#define CONFIG_SYS_NS16550_SERIAL
296#define CONFIG_SYS_NS16550_REG_SIZE 1
297#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
298
299#define CONFIG_SYS_BAUDRATE_TABLE \
300 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
301
302#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
303#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
304#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
305#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
306
Kumar Galae1c09492010-07-15 16:49:03 -0500307/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200308#define CONFIG_SYS_I2C
309#define CONFIG_SYS_I2C_FSL
310#define CONFIG_SYS_FSL_I2C_SPEED 400000
311#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
312#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
313#define CONFIG_SYS_FSL_I2C2_SPEED 400000
314#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
315#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500316
317/*
318 * RapidIO
319 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600320#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500321#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600322#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500323#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600324#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500325#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600326#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500327
Kumar Gala8975d7a2010-12-30 12:09:53 -0600328#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500329#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600330#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500331#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600332#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500333#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600334#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500335
336/*
Liu Gang4cc85322012-03-08 00:33:17 +0000337 * for slave u-boot IMAGE instored in master memory space,
338 * PHYS must be aligned based on the SIZE
339 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800340#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
341#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
342#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
343#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000344/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000345 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000346 * PHYS must be aligned based on the SIZE
347 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800348#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000349#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
350#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000351
Liu Gangf420aa92012-03-08 00:33:21 +0000352/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000353#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
354#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000355
356/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000357 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000358 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000359#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
360#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
361#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
362 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000363#endif
364
365/*
Shaohui Xie58649792011-05-12 18:46:14 +0800366 * eSPI - Enhanced SPI
367 */
Shaohui Xie58649792011-05-12 18:46:14 +0800368#define CONFIG_SF_DEFAULT_SPEED 10000000
369#define CONFIG_SF_DEFAULT_MODE 0
370
371/*
Kumar Galae1c09492010-07-15 16:49:03 -0500372 * General PCI
373 * Memory space is mapped 1-1, but I/O space must start from 0.
374 */
375
376/* controller 1, direct to uli, tgtid 3, Base address 20000 */
377#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
378#ifdef CONFIG_PHYS_64BIT
379#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
380#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
381#else
382#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
383#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
384#endif
385#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
386#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
387#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
388#ifdef CONFIG_PHYS_64BIT
389#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
390#else
391#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
392#endif
393#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
394
395/* controller 2, Slot 2, tgtid 2, Base address 201000 */
396#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
397#ifdef CONFIG_PHYS_64BIT
398#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
399#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
400#else
401#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
402#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
403#endif
404#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
405#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
406#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
407#ifdef CONFIG_PHYS_64BIT
408#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
409#else
410#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
411#endif
412#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
413
414/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000415#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500416#ifdef CONFIG_PHYS_64BIT
417#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
418#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
419#else
420#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
421#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
422#endif
423#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
424#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
425#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
428#else
429#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
430#endif
431#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
432
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500433/* controller 4, Base address 203000 */
434#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
435#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
436#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
437#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
438#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
439#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
440
Kumar Galae1c09492010-07-15 16:49:03 -0500441/* Qman/Bman */
442#define CONFIG_SYS_BMAN_NUM_PORTALS 10
443#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
444#ifdef CONFIG_PHYS_64BIT
445#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
446#else
447#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
448#endif
449#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500450#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
451#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
452#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
453#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
454#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
455 CONFIG_SYS_BMAN_CENA_SIZE)
456#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
457#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500458#define CONFIG_SYS_QMAN_NUM_PORTALS 10
459#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
460#ifdef CONFIG_PHYS_64BIT
461#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
462#else
463#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
464#endif
465#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500466#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
467#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
468#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
469#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
470#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
471 CONFIG_SYS_QMAN_CENA_SIZE)
472#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
473#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500474
475#define CONFIG_SYS_DPAA_FMAN
476#define CONFIG_SYS_DPAA_PME
477/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500478#if defined(CONFIG_SPIFLASH)
479/*
480 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
481 * env, so we got 0x110000.
482 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600483#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800484#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500485#elif defined(CONFIG_SDCARD)
486/*
487 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530488 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
489 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500490 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600491#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800492#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500493#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600494#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800495#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000496#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000497/*
498 * Slave has no ucode locally, it can fetch this from remote. When implementing
499 * in two corenet boards, slave's ucode could be stored in master's memory
500 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000501 * slave SRIO or PCIE outbound window->master inbound window->
502 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000503 */
504#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800505#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500506#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600507#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800508#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500509#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600510#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
511#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500512
513#ifdef CONFIG_SYS_DPAA_FMAN
514#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500515#define CONFIG_PHYLIB_10G
516#define CONFIG_PHY_VITESSE
517#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500518#endif
519
520#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000521#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500522
Kumar Galae1c09492010-07-15 16:49:03 -0500523#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500524#endif /* CONFIG_PCI */
525
526/* SATA */
527#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500528#define CONFIG_SYS_SATA_MAX_DEVICE 2
529#define CONFIG_SATA1
530#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
531#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
532#define CONFIG_SATA2
533#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
534#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
535
536#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500537#endif
538
539#ifdef CONFIG_FMAN_ENET
540#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
541#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
542#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
543#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
544#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
545
Kumar Galae1c09492010-07-15 16:49:03 -0500546#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
547#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
548#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
549#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
550#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500551
552#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500553#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500554#endif
555
556/*
557 * Environment
558 */
Kumar Galae1c09492010-07-15 16:49:03 -0500559#define CONFIG_LOADS_ECHO /* echo on for serial download */
560#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
561
562/*
Kumar Galae1c09492010-07-15 16:49:03 -0500563* USB
564*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000565#define CONFIG_HAS_FSL_DR_USB
566#define CONFIG_HAS_FSL_MPH_USB
567
568#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500569#define CONFIG_USB_EHCI_FSL
570#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000571#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500572
Kumar Galae1c09492010-07-15 16:49:03 -0500573#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500574#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
575#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500576#endif
577
578/*
579 * Miscellaneous configurable options
580 */
Kumar Galae1c09492010-07-15 16:49:03 -0500581#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500582
583/*
584 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500585 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500586 * the maximum mapped by the Linux kernel during initialization.
587 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500588#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
589#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500590
Kumar Galae1c09492010-07-15 16:49:03 -0500591#ifdef CONFIG_CMD_KGDB
592#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500593#endif
594
595/*
596 * Environment Configuration
597 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000598#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000599#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500600#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
601
602/* default location for tftp and bootm */
603#define CONFIG_LOADADDR 1000000
604
York Sund1bb6022016-11-18 11:26:09 -0800605#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000606#define __USB_PHY_TYPE ulpi
607#else
608#define __USB_PHY_TYPE utmi
609#endif
610
Kumar Galae1c09492010-07-15 16:49:03 -0500611#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500612 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000613 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530614 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
615 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500616 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200617 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
618 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500619 "tftpflash=tftpboot $loadaddr $uboot && " \
620 "protect off $ubootaddr +$filesize && " \
621 "erase $ubootaddr +$filesize && " \
622 "cp.b $loadaddr $ubootaddr $filesize && " \
623 "protect on $ubootaddr +$filesize && " \
624 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500625 "consoledev=ttyS0\0" \
626 "ramdiskaddr=2000000\0" \
627 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500628 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500629 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500630 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500631
632#define CONFIG_HDBOOT \
633 "setenv bootargs root=/dev/$bdev rw " \
634 "console=$consoledev,$baudrate $othbootargs;" \
635 "tftp $loadaddr $bootfile;" \
636 "tftp $fdtaddr $fdtfile;" \
637 "bootm $loadaddr - $fdtaddr"
638
639#define CONFIG_NFSBOOTCOMMAND \
640 "setenv bootargs root=/dev/nfs rw " \
641 "nfsroot=$serverip:$rootpath " \
642 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
643 "console=$consoledev,$baudrate $othbootargs;" \
644 "tftp $loadaddr $bootfile;" \
645 "tftp $fdtaddr $fdtfile;" \
646 "bootm $loadaddr - $fdtaddr"
647
648#define CONFIG_RAMBOOTCOMMAND \
649 "setenv bootargs root=/dev/ram rw " \
650 "console=$consoledev,$baudrate $othbootargs;" \
651 "tftp $ramdiskaddr $ramdiskfile;" \
652 "tftp $loadaddr $bootfile;" \
653 "tftp $fdtaddr $fdtfile;" \
654 "bootm $loadaddr $ramdiskaddr $fdtaddr"
655
656#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
657
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000658#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000659
Kumar Galae1c09492010-07-15 16:49:03 -0500660#endif /* __CONFIG_H */