blob: 4034bdee2842400729a0cbfcae0c08b911b8101b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
York Sun03017032015-03-20 19:28:23 -07002/*
3 * Copyright 2015 Freescale Semiconductor
York Sun03017032015-03-20 19:28:23 -07004 */
5#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06006#include <env.h>
York Sun03017032015-03-20 19:28:23 -07007#include <malloc.h>
8#include <errno.h>
9#include <netdev.h>
10#include <fsl_ifc.h>
11#include <fsl_ddr.h>
12#include <asm/io.h>
13#include <fdt_support.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090014#include <linux/libfdt.h>
York Sun03017032015-03-20 19:28:23 -070015#include <fsl-mc/fsl_mc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060016#include <env_internal.h>
York Sun03017032015-03-20 19:28:23 -070017#include <i2c.h>
Priyanka Jain2657e432015-06-29 15:39:40 +053018#include <rtc.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080019#include <asm/arch/soc.h>
Haikun Wanga6cd9da2015-06-26 19:58:12 +080020#include <hwconfig.h>
Saksham Jainc0c38d22016-03-23 16:24:35 +053021#include <fsl_sec.h>
Santan Kumarc61c6992017-03-07 11:21:03 +053022#include <asm/arch/ppa.h>
Laurentiu Tudor4adff392019-10-18 09:01:54 +000023#include <asm/arch-fsl-layerscape/fsl_icid.h>
Santan Kumarc61c6992017-03-07 11:21:03 +053024
York Sun03017032015-03-20 19:28:23 -070025
26#include "../common/qixis.h"
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053027#include "ls2080aqds_qixis.h"
Priyanka Jain53e7ec02017-01-19 11:12:28 +053028#include "../common/vid.h"
York Sun03017032015-03-20 19:28:23 -070029
Haikun Wanga6cd9da2015-06-26 19:58:12 +080030#define PIN_MUX_SEL_SDHC 0x00
31#define PIN_MUX_SEL_DSPI 0x0a
Yuan Yao2ec85842016-06-08 18:24:52 +080032#define SCFG_QSPICLKCTRL_DIV_20 (5 << 27)
Haikun Wanga6cd9da2015-06-26 19:58:12 +080033
34#define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
35
York Sun03017032015-03-20 19:28:23 -070036DECLARE_GLOBAL_DATA_PTR;
37
Haikun Wanga6cd9da2015-06-26 19:58:12 +080038enum {
39 MUX_TYPE_SDHC,
40 MUX_TYPE_DSPI,
41};
42
York Sun03017032015-03-20 19:28:23 -070043unsigned long long get_qixis_addr(void)
44{
45 unsigned long long addr;
46
47 if (gd->flags & GD_FLG_RELOC)
48 addr = QIXIS_BASE_PHYS;
49 else
50 addr = QIXIS_BASE_PHYS_EARLY;
51
52 /*
53 * IFC address under 256MB is mapped to 0x30000000, any address above
54 * is mapped to 0x5_10000000 up to 4GB.
55 */
56 addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
57
58 return addr;
59}
60
61int checkboard(void)
62{
63 char buf[64];
64 u8 sw;
65 static const char *const freq[] = {"100", "125", "156.25",
66 "100 separate SSCG"};
67 int clock;
68
Prabhakar Kushwaha67f2e9c2015-05-28 14:54:07 +053069 cpu_name(buf);
70 printf("Board: %s-QDS, ", buf);
71
York Sun03017032015-03-20 19:28:23 -070072 sw = QIXIS_READ(arch);
York Sun03017032015-03-20 19:28:23 -070073 printf("Board Arch: V%d, ", sw >> 4);
74 printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
75
Prabhakar Kushwaha67f2e9c2015-05-28 14:54:07 +053076 memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
77
York Sun03017032015-03-20 19:28:23 -070078 sw = QIXIS_READ(brdcfg[0]);
79 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
80
81 if (sw < 0x8)
82 printf("vBank: %d\n", sw);
83 else if (sw == 0x8)
84 puts("PromJet\n");
85 else if (sw == 0x9)
86 puts("NAND\n");
Yuan Yao331c87c2016-06-08 18:25:00 +080087 else if (sw == 0xf)
88 puts("QSPI\n");
York Sun03017032015-03-20 19:28:23 -070089 else if (sw == 0x15)
90 printf("IFCCard\n");
91 else
92 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
93
94 printf("FPGA: v%d (%s), build %d",
95 (int)QIXIS_READ(scver), qixis_read_tag(buf),
96 (int)qixis_read_minor());
97 /* the timestamp string contains "\n" at the end */
98 printf(" on %s", qixis_read_time(buf));
99
100 /*
101 * Display the actual SERDES reference clocks as configured by the
102 * dip switches on the board. Note that the SWx registers could
103 * technically be set to force the reference clocks to match the
104 * values that the SERDES expects (or vice versa). For now, however,
105 * we just display both values and hope the user notices when they
106 * don't match.
107 */
108 puts("SERDES1 Reference : ");
109 sw = QIXIS_READ(brdcfg[2]);
110 clock = (sw >> 6) & 3;
111 printf("Clock1 = %sMHz ", freq[clock]);
112 clock = (sw >> 4) & 3;
113 printf("Clock2 = %sMHz", freq[clock]);
114
115 puts("\nSERDES2 Reference : ");
116 clock = (sw >> 2) & 3;
117 printf("Clock1 = %sMHz ", freq[clock]);
118 clock = (sw >> 0) & 3;
119 printf("Clock2 = %sMHz\n", freq[clock]);
120
121 return 0;
122}
123
124unsigned long get_board_sys_clk(void)
125{
126 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
127
128 switch (sysclk_conf & 0x0F) {
129 case QIXIS_SYSCLK_83:
130 return 83333333;
131 case QIXIS_SYSCLK_100:
132 return 100000000;
133 case QIXIS_SYSCLK_125:
134 return 125000000;
135 case QIXIS_SYSCLK_133:
136 return 133333333;
137 case QIXIS_SYSCLK_150:
138 return 150000000;
139 case QIXIS_SYSCLK_160:
140 return 160000000;
141 case QIXIS_SYSCLK_166:
142 return 166666666;
143 }
144 return 66666666;
145}
146
147unsigned long get_board_ddr_clk(void)
148{
149 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
150
151 switch ((ddrclk_conf & 0x30) >> 4) {
152 case QIXIS_DDRCLK_100:
153 return 100000000;
154 case QIXIS_DDRCLK_125:
155 return 125000000;
156 case QIXIS_DDRCLK_133:
157 return 133333333;
158 }
159 return 66666666;
160}
161
162int select_i2c_ch_pca9547(u8 ch)
163{
164 int ret;
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800165#ifdef CONFIG_DM_I2C
166 struct udevice *dev;
York Sun03017032015-03-20 19:28:23 -0700167
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800168 ret = i2c_get_chip_for_busnum(0, I2C_MUX_PCA_ADDR_PRI, 1, &dev);
169 if (!ret)
170 ret = dm_i2c_write(dev, 0, &ch, 1);
171
172#else
York Sun03017032015-03-20 19:28:23 -0700173 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800174#endif
York Sun03017032015-03-20 19:28:23 -0700175 if (ret) {
176 puts("PCA: failed to select proper channel\n");
177 return ret;
178 }
179
180 return 0;
181}
182
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800183int config_board_mux(int ctrl_type)
184{
185 u8 reg5;
186
187 reg5 = QIXIS_READ(brdcfg[5]);
188
189 switch (ctrl_type) {
190 case MUX_TYPE_SDHC:
191 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
192 break;
193 case MUX_TYPE_DSPI:
194 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
195 break;
196 default:
197 printf("Wrong mux interface type\n");
198 return -1;
199 }
200
201 QIXIS_WRITE(brdcfg[5], reg5);
202
203 return 0;
204}
205
York Sun03017032015-03-20 19:28:23 -0700206int board_init(void)
207{
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800208 char *env_hwconfig;
209 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
210 u32 val;
211
York Sun03017032015-03-20 19:28:23 -0700212 init_final_memctl_regs();
213
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800214 val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
215
Simon Glass64b723f2017-08-03 12:22:12 -0600216 env_hwconfig = env_get("hwconfig");
Haikun Wanga6cd9da2015-06-26 19:58:12 +0800217
218 if (hwconfig_f("dspi", env_hwconfig) &&
219 DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
220 config_board_mux(MUX_TYPE_DSPI);
221 else
222 config_board_mux(MUX_TYPE_SDHC);
223
Miquel Raynald0935362019-10-03 19:50:03 +0200224#if defined(CONFIG_MTD_RAW_NAND) && defined(CONFIG_FSL_QSPI)
Yuan Yao86f42d72016-06-08 18:24:57 +0800225 val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
226
227 if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
228 QIXIS_WRITE(brdcfg[9],
229 (QIXIS_READ(brdcfg[9]) & 0xf8) |
230 FSL_QIXIS_BRDCFG9_QSPI);
231#endif
232
York Sun03017032015-03-20 19:28:23 -0700233#ifdef CONFIG_ENV_IS_NOWHERE
234 gd->env_addr = (ulong)&default_environment[0];
235#endif
236 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800237
Chuanhua Han4f97aac2019-07-26 19:24:00 +0800238#ifdef CONFIG_RTC_ENABLE_32KHZ_OUTPUT
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800239#ifdef CONFIG_DM_I2C
240 rtc_enable_32khz_output(0, CONFIG_SYS_I2C_RTC_ADDR);
241#else
Priyanka Jain2657e432015-06-29 15:39:40 +0530242 rtc_enable_32khz_output();
Chuanhua Han4f97aac2019-07-26 19:24:00 +0800243#endif
Chuanhua Han1ab68c72019-07-26 19:24:01 +0800244#endif
245
Udit Agarwalc83ea8a2017-08-16 07:13:29 -0400246#ifdef CONFIG_FSL_CAAM
247 sec_init();
248#endif
Santan Kumarc61c6992017-03-07 11:21:03 +0530249
250#ifdef CONFIG_FSL_LS_PPA
251 ppa_init();
252#endif
253
York Sun03017032015-03-20 19:28:23 -0700254 return 0;
255}
256
257int board_early_init_f(void)
258{
Yuan Yao5a89cce2016-06-08 18:24:54 +0800259#ifdef CONFIG_SYS_I2C_EARLY_INIT
260 i2c_early_init_f();
261#endif
York Sun03017032015-03-20 19:28:23 -0700262 fsl_lsch3_early_init_f();
Yuan Yao2ec85842016-06-08 18:24:52 +0800263#ifdef CONFIG_FSL_QSPI
264 /* input clk: 1/2 platform clk, output: input/20 */
265 out_le32(SCFG_BASE + SCFG_QSPICLKCTLR, SCFG_QSPICLKCTRL_DIV_20);
266#endif
York Sun03017032015-03-20 19:28:23 -0700267 return 0;
268}
269
Priyanka Jain53e7ec02017-01-19 11:12:28 +0530270int misc_init_r(void)
271{
272 if (adjust_vdd(0))
273 printf("Warning: Adjusting core voltage failed.\n");
274
275 return 0;
276}
277
York Sun03017032015-03-20 19:28:23 -0700278void detail_board_ddr_info(void)
279{
280 puts("\nDDR ");
281 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
282 print_ddr_info(0);
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530283#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Suncbe8e1c2016-04-04 11:41:26 -0700284 if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
York Sun03017032015-03-20 19:28:23 -0700285 puts("\nDP-DDR ");
286 print_size(gd->bd->bi_dram[2].size, "");
287 print_ddr_info(CONFIG_DP_DDR_CTRL);
288 }
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530289#endif
York Sun03017032015-03-20 19:28:23 -0700290}
291
Santan Kumar1afa9002017-05-05 15:42:29 +0530292#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun03017032015-03-20 19:28:23 -0700293void fdt_fixup_board_enet(void *fdt)
294{
295 int offset;
296
Stuart Yodera3466152016-03-02 16:37:13 -0600297 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
York Sun03017032015-03-20 19:28:23 -0700298
299 if (offset < 0)
Stuart Yodera3466152016-03-02 16:37:13 -0600300 offset = fdt_path_offset(fdt, "/fsl-mc");
York Sun03017032015-03-20 19:28:23 -0700301
302 if (offset < 0) {
303 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
304 __func__, offset);
305 return;
306 }
307
Mian Yousaf Kaukab97124652018-12-18 14:01:17 +0100308 if (get_mc_boot_status() == 0 &&
309 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0))
York Sun03017032015-03-20 19:28:23 -0700310 fdt_status_okay(fdt, offset);
311 else
312 fdt_status_fail(fdt, offset);
313}
Alexander Graf2ebeb442016-11-17 01:02:57 +0100314
315void board_quiesce_devices(void)
316{
317 fsl_mc_ldpaa_exit(gd->bd);
318}
York Sun03017032015-03-20 19:28:23 -0700319#endif
320
321#ifdef CONFIG_OF_BOARD_SETUP
322int ft_board_setup(void *blob, bd_t *bd)
323{
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530324 u64 base[CONFIG_NR_DRAM_BANKS];
325 u64 size[CONFIG_NR_DRAM_BANKS];
York Sun03017032015-03-20 19:28:23 -0700326
327 ft_cpu_setup(blob, bd);
328
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530329 /* fixup DT for the two GPP DDR banks */
330 base[0] = gd->bd->bi_dram[0].start;
331 size[0] = gd->bd->bi_dram[0].size;
332 base[1] = gd->bd->bi_dram[1].start;
333 size[1] = gd->bd->bi_dram[1].size;
334
York Sun4de24ef2017-03-06 09:02:28 -0800335#ifdef CONFIG_RESV_RAM
336 /* reduce size if reserved memory is within this bank */
337 if (gd->arch.resv_ram >= base[0] &&
338 gd->arch.resv_ram < base[0] + size[0])
339 size[0] = gd->arch.resv_ram - base[0];
340 else if (gd->arch.resv_ram >= base[1] &&
341 gd->arch.resv_ram < base[1] + size[1])
342 size[1] = gd->arch.resv_ram - base[1];
343#endif
344
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530345 fdt_fixup_memory_banks(blob, base, size, 2);
York Sun03017032015-03-20 19:28:23 -0700346
Nipun Guptad6912642018-08-20 16:01:14 +0530347 fdt_fsl_mc_fixup_iommu_map_entry(blob);
348
Sriram Dash9fd465c2016-09-16 17:12:15 +0530349 fsl_fdt_fixup_dr_usb(blob, bd);
Sriram Dash01820952016-06-13 09:58:36 +0530350
Santan Kumar1afa9002017-05-05 15:42:29 +0530351#if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
York Sun03017032015-03-20 19:28:23 -0700352 fdt_fixup_board_enet(blob);
York Sun03017032015-03-20 19:28:23 -0700353#endif
354
Laurentiu Tudor4adff392019-10-18 09:01:54 +0000355 fdt_fixup_icid(blob);
356
York Sun03017032015-03-20 19:28:23 -0700357 return 0;
358}
359#endif
360
361void qixis_dump_switch(void)
362{
363 int i, nr_of_cfgsw;
364
365 QIXIS_WRITE(cms[0], 0x00);
366 nr_of_cfgsw = QIXIS_READ(cms[1]);
367
368 puts("DIP switch settings dump:\n");
369 for (i = 1; i <= nr_of_cfgsw; i++) {
370 QIXIS_WRITE(cms[0], i);
371 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
372 }
373}