| // SPDX-License-Identifier: GPL-2.0+ |
| /* |
| * Copyright 2015 Freescale Semiconductor |
| */ |
| #include <common.h> |
| #include <env.h> |
| #include <malloc.h> |
| #include <errno.h> |
| #include <netdev.h> |
| #include <fsl_ifc.h> |
| #include <fsl_ddr.h> |
| #include <asm/io.h> |
| #include <fdt_support.h> |
| #include <linux/libfdt.h> |
| #include <fsl-mc/fsl_mc.h> |
| #include <env_internal.h> |
| #include <i2c.h> |
| #include <rtc.h> |
| #include <asm/arch/soc.h> |
| #include <hwconfig.h> |
| #include <fsl_sec.h> |
| #include <asm/arch/ppa.h> |
| #include <asm/arch-fsl-layerscape/fsl_icid.h> |
| |
| |
| #include "../common/qixis.h" |
| #include "ls2080aqds_qixis.h" |
| #include "../common/vid.h" |
| |
| #define PIN_MUX_SEL_SDHC 0x00 |
| #define PIN_MUX_SEL_DSPI 0x0a |
| #define SCFG_QSPICLKCTRL_DIV_20 (5 << 27) |
| |
| #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value) |
| |
| DECLARE_GLOBAL_DATA_PTR; |
| |
| enum { |
| MUX_TYPE_SDHC, |
| MUX_TYPE_DSPI, |
| }; |
| |
| unsigned long long get_qixis_addr(void) |
| { |
| unsigned long long addr; |
| |
| if (gd->flags & GD_FLG_RELOC) |
| addr = QIXIS_BASE_PHYS; |
| else |
| addr = QIXIS_BASE_PHYS_EARLY; |
| |
| /* |
| * IFC address under 256MB is mapped to 0x30000000, any address above |
| * is mapped to 0x5_10000000 up to 4GB. |
| */ |
| addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000; |
| |
| return addr; |
| } |
| |
| int checkboard(void) |
| { |
| char buf[64]; |
| u8 sw; |
| static const char *const freq[] = {"100", "125", "156.25", |
| "100 separate SSCG"}; |
| int clock; |
| |
| cpu_name(buf); |
| printf("Board: %s-QDS, ", buf); |
| |
| sw = QIXIS_READ(arch); |
| printf("Board Arch: V%d, ", sw >> 4); |
| printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1); |
| |
| memset((u8 *)buf, 0x00, ARRAY_SIZE(buf)); |
| |
| sw = QIXIS_READ(brdcfg[0]); |
| sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT; |
| |
| if (sw < 0x8) |
| printf("vBank: %d\n", sw); |
| else if (sw == 0x8) |
| puts("PromJet\n"); |
| else if (sw == 0x9) |
| puts("NAND\n"); |
| else if (sw == 0xf) |
| puts("QSPI\n"); |
| else if (sw == 0x15) |
| printf("IFCCard\n"); |
| else |
| printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH); |
| |
| printf("FPGA: v%d (%s), build %d", |
| (int)QIXIS_READ(scver), qixis_read_tag(buf), |
| (int)qixis_read_minor()); |
| /* the timestamp string contains "\n" at the end */ |
| printf(" on %s", qixis_read_time(buf)); |
| |
| /* |
| * Display the actual SERDES reference clocks as configured by the |
| * dip switches on the board. Note that the SWx registers could |
| * technically be set to force the reference clocks to match the |
| * values that the SERDES expects (or vice versa). For now, however, |
| * we just display both values and hope the user notices when they |
| * don't match. |
| */ |
| puts("SERDES1 Reference : "); |
| sw = QIXIS_READ(brdcfg[2]); |
| clock = (sw >> 6) & 3; |
| printf("Clock1 = %sMHz ", freq[clock]); |
| clock = (sw >> 4) & 3; |
| printf("Clock2 = %sMHz", freq[clock]); |
| |
| puts("\nSERDES2 Reference : "); |
| clock = (sw >> 2) & 3; |
| printf("Clock1 = %sMHz ", freq[clock]); |
| clock = (sw >> 0) & 3; |
| printf("Clock2 = %sMHz\n", freq[clock]); |
| |
| return 0; |
| } |
| |
| unsigned long get_board_sys_clk(void) |
| { |
| u8 sysclk_conf = QIXIS_READ(brdcfg[1]); |
| |
| switch (sysclk_conf & 0x0F) { |
| case QIXIS_SYSCLK_83: |
| return 83333333; |
| case QIXIS_SYSCLK_100: |
| return 100000000; |
| case QIXIS_SYSCLK_125: |
| return 125000000; |
| case QIXIS_SYSCLK_133: |
| return 133333333; |
| case QIXIS_SYSCLK_150: |
| return 150000000; |
| case QIXIS_SYSCLK_160: |
| return 160000000; |
| case QIXIS_SYSCLK_166: |
| return 166666666; |
| } |
| return 66666666; |
| } |
| |
| unsigned long get_board_ddr_clk(void) |
| { |
| u8 ddrclk_conf = QIXIS_READ(brdcfg[1]); |
| |
| switch ((ddrclk_conf & 0x30) >> 4) { |
| case QIXIS_DDRCLK_100: |
| return 100000000; |
| case QIXIS_DDRCLK_125: |
| return 125000000; |
| case QIXIS_DDRCLK_133: |
| return 133333333; |
| } |
| return 66666666; |
| } |
| |
| int select_i2c_ch_pca9547(u8 ch) |
| { |
| int ret; |
| #ifdef CONFIG_DM_I2C |
| struct udevice *dev; |
| |
| ret = i2c_get_chip_for_busnum(0, I2C_MUX_PCA_ADDR_PRI, 1, &dev); |
| if (!ret) |
| ret = dm_i2c_write(dev, 0, &ch, 1); |
| |
| #else |
| ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1); |
| #endif |
| if (ret) { |
| puts("PCA: failed to select proper channel\n"); |
| return ret; |
| } |
| |
| return 0; |
| } |
| |
| int config_board_mux(int ctrl_type) |
| { |
| u8 reg5; |
| |
| reg5 = QIXIS_READ(brdcfg[5]); |
| |
| switch (ctrl_type) { |
| case MUX_TYPE_SDHC: |
| reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC); |
| break; |
| case MUX_TYPE_DSPI: |
| reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI); |
| break; |
| default: |
| printf("Wrong mux interface type\n"); |
| return -1; |
| } |
| |
| QIXIS_WRITE(brdcfg[5], reg5); |
| |
| return 0; |
| } |
| |
| int board_init(void) |
| { |
| char *env_hwconfig; |
| u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE; |
| u32 val; |
| |
| init_final_memctl_regs(); |
| |
| val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4); |
| |
| env_hwconfig = env_get("hwconfig"); |
| |
| if (hwconfig_f("dspi", env_hwconfig) && |
| DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8))) |
| config_board_mux(MUX_TYPE_DSPI); |
| else |
| config_board_mux(MUX_TYPE_SDHC); |
| |
| #if defined(CONFIG_MTD_RAW_NAND) && defined(CONFIG_FSL_QSPI) |
| val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4); |
| |
| if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3)) |
| QIXIS_WRITE(brdcfg[9], |
| (QIXIS_READ(brdcfg[9]) & 0xf8) | |
| FSL_QIXIS_BRDCFG9_QSPI); |
| #endif |
| |
| #ifdef CONFIG_ENV_IS_NOWHERE |
| gd->env_addr = (ulong)&default_environment[0]; |
| #endif |
| select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT); |
| |
| #ifdef CONFIG_RTC_ENABLE_32KHZ_OUTPUT |
| #ifdef CONFIG_DM_I2C |
| rtc_enable_32khz_output(0, CONFIG_SYS_I2C_RTC_ADDR); |
| #else |
| rtc_enable_32khz_output(); |
| #endif |
| #endif |
| |
| #ifdef CONFIG_FSL_CAAM |
| sec_init(); |
| #endif |
| |
| #ifdef CONFIG_FSL_LS_PPA |
| ppa_init(); |
| #endif |
| |
| return 0; |
| } |
| |
| int board_early_init_f(void) |
| { |
| #ifdef CONFIG_SYS_I2C_EARLY_INIT |
| i2c_early_init_f(); |
| #endif |
| fsl_lsch3_early_init_f(); |
| #ifdef CONFIG_FSL_QSPI |
| /* input clk: 1/2 platform clk, output: input/20 */ |
| out_le32(SCFG_BASE + SCFG_QSPICLKCTLR, SCFG_QSPICLKCTRL_DIV_20); |
| #endif |
| return 0; |
| } |
| |
| int misc_init_r(void) |
| { |
| if (adjust_vdd(0)) |
| printf("Warning: Adjusting core voltage failed.\n"); |
| |
| return 0; |
| } |
| |
| void detail_board_ddr_info(void) |
| { |
| puts("\nDDR "); |
| print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, ""); |
| print_ddr_info(0); |
| #ifdef CONFIG_SYS_FSL_HAS_DP_DDR |
| if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) { |
| puts("\nDP-DDR "); |
| print_size(gd->bd->bi_dram[2].size, ""); |
| print_ddr_info(CONFIG_DP_DDR_CTRL); |
| } |
| #endif |
| } |
| |
| #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD) |
| void fdt_fixup_board_enet(void *fdt) |
| { |
| int offset; |
| |
| offset = fdt_path_offset(fdt, "/soc/fsl-mc"); |
| |
| if (offset < 0) |
| offset = fdt_path_offset(fdt, "/fsl-mc"); |
| |
| if (offset < 0) { |
| printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n", |
| __func__, offset); |
| return; |
| } |
| |
| if (get_mc_boot_status() == 0 && |
| (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0)) |
| fdt_status_okay(fdt, offset); |
| else |
| fdt_status_fail(fdt, offset); |
| } |
| |
| void board_quiesce_devices(void) |
| { |
| fsl_mc_ldpaa_exit(gd->bd); |
| } |
| #endif |
| |
| #ifdef CONFIG_OF_BOARD_SETUP |
| int ft_board_setup(void *blob, bd_t *bd) |
| { |
| u64 base[CONFIG_NR_DRAM_BANKS]; |
| u64 size[CONFIG_NR_DRAM_BANKS]; |
| |
| ft_cpu_setup(blob, bd); |
| |
| /* fixup DT for the two GPP DDR banks */ |
| base[0] = gd->bd->bi_dram[0].start; |
| size[0] = gd->bd->bi_dram[0].size; |
| base[1] = gd->bd->bi_dram[1].start; |
| size[1] = gd->bd->bi_dram[1].size; |
| |
| #ifdef CONFIG_RESV_RAM |
| /* reduce size if reserved memory is within this bank */ |
| if (gd->arch.resv_ram >= base[0] && |
| gd->arch.resv_ram < base[0] + size[0]) |
| size[0] = gd->arch.resv_ram - base[0]; |
| else if (gd->arch.resv_ram >= base[1] && |
| gd->arch.resv_ram < base[1] + size[1]) |
| size[1] = gd->arch.resv_ram - base[1]; |
| #endif |
| |
| fdt_fixup_memory_banks(blob, base, size, 2); |
| |
| fdt_fsl_mc_fixup_iommu_map_entry(blob); |
| |
| fsl_fdt_fixup_dr_usb(blob, bd); |
| |
| #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD) |
| fdt_fixup_board_enet(blob); |
| #endif |
| |
| fdt_fixup_icid(blob); |
| |
| return 0; |
| } |
| #endif |
| |
| void qixis_dump_switch(void) |
| { |
| int i, nr_of_cfgsw; |
| |
| QIXIS_WRITE(cms[0], 0x00); |
| nr_of_cfgsw = QIXIS_READ(cms[1]); |
| |
| puts("DIP switch settings dump:\n"); |
| for (i = 1; i <= nr_of_cfgsw; i++) { |
| QIXIS_WRITE(cms[0], i); |
| printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1])); |
| } |
| } |