blob: 583c30e270fa1c4af7af70c089143a8494cdbb78 [file] [log] [blame]
wdenk7a428cc2003-06-15 22:40:42 +00001/*
Jerry Huang0caea1a2010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Flemingad347bb2008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk7a428cc2003-06-15 22:40:42 +00006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Thomas Chou225d4c02011-04-19 03:48:31 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk7a428cc2003-06-15 22:40:42 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef _MMC_H_
27#define _MMC_H_
wdenk7a428cc2003-06-15 22:40:42 +000028
Andy Flemingad347bb2008-10-30 16:41:01 -050029#include <linux/list.h>
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +000030#include <linux/compiler.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050031
32#define SD_VERSION_SD 0x20000
Jaehoon Chungd552bd12013-01-29 22:58:16 +000033#define SD_VERSION_3 (SD_VERSION_SD | 0x300)
Jaehoon Chung6108ef62013-01-29 19:31:16 +000034#define SD_VERSION_2 (SD_VERSION_SD | 0x200)
35#define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
36#define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
Andy Flemingad347bb2008-10-30 16:41:01 -050037#define MMC_VERSION_MMC 0x10000
38#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
Jaehoon Chung6108ef62013-01-29 19:31:16 +000039#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
40#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
41#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
42#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
43#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
44#define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
45#define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
46#define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
47#define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
48#define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
Andy Flemingad347bb2008-10-30 16:41:01 -050049
50#define MMC_MODE_HS 0x001
51#define MMC_MODE_HS_52MHz 0x010
52#define MMC_MODE_4BIT 0x100
53#define MMC_MODE_8BIT 0x200
Thomas Chou1254c3d2010-12-24 13:12:21 +000054#define MMC_MODE_SPI 0x400
Łukasz Majewski237823e2011-07-05 02:19:44 +000055#define MMC_MODE_HC 0x800
Andy Flemingad347bb2008-10-30 16:41:01 -050056
Łukasz Majewskib6fe0dc2012-03-12 22:07:18 +000057#define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT)
58#define MMC_MODE_WIDTH_BITS_SHIFT 8
59
Andy Flemingad347bb2008-10-30 16:41:01 -050060#define SD_DATA_4BIT 0x00040000
61
Albin Tonnerre06f9db12009-08-22 14:21:53 +020062#define IS_SD(x) (x->version & SD_VERSION_SD)
Andy Flemingad347bb2008-10-30 16:41:01 -050063
64#define MMC_DATA_READ 1
65#define MMC_DATA_WRITE 2
66
67#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
68#define UNUSABLE_ERR -17 /* Unusable Card */
69#define COMM_ERR -18 /* Communications Error */
70#define TIMEOUT -19
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +000071#define IN_PROGRESS -20 /* operation is in progress */
Andy Flemingad347bb2008-10-30 16:41:01 -050072
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020073#define MMC_CMD_GO_IDLE_STATE 0
74#define MMC_CMD_SEND_OP_COND 1
75#define MMC_CMD_ALL_SEND_CID 2
76#define MMC_CMD_SET_RELATIVE_ADDR 3
77#define MMC_CMD_SET_DSR 4
Andy Flemingad347bb2008-10-30 16:41:01 -050078#define MMC_CMD_SWITCH 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020079#define MMC_CMD_SELECT_CARD 7
Andy Flemingad347bb2008-10-30 16:41:01 -050080#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020081#define MMC_CMD_SEND_CSD 9
82#define MMC_CMD_SEND_CID 10
Andy Flemingad347bb2008-10-30 16:41:01 -050083#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020084#define MMC_CMD_SEND_STATUS 13
85#define MMC_CMD_SET_BLOCKLEN 16
86#define MMC_CMD_READ_SINGLE_BLOCK 17
87#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Andy Flemingad347bb2008-10-30 16:41:01 -050088#define MMC_CMD_WRITE_SINGLE_BLOCK 24
89#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wenea526762011-06-22 17:03:31 +000090#define MMC_CMD_ERASE_GROUP_START 35
91#define MMC_CMD_ERASE_GROUP_END 36
92#define MMC_CMD_ERASE 38
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020093#define MMC_CMD_APP_CMD 55
Thomas Chou1254c3d2010-12-24 13:12:21 +000094#define MMC_CMD_SPI_READ_OCR 58
95#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar1104e9b2013-04-27 11:42:58 +053096#define MMC_CMD_RES_MAN 62
97
98#define MMC_CMD62_ARG1 0xefac62ec
99#define MMC_CMD62_ARG2 0xcbaea7
100
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200101
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200102#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Flemingad347bb2008-10-30 16:41:01 -0500103#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200104#define SD_CMD_SEND_IF_COND 8
105
106#define SD_CMD_APP_SET_BUS_WIDTH 6
Lei Wenea526762011-06-22 17:03:31 +0000107#define SD_CMD_ERASE_WR_BLK_START 32
108#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200109#define SD_CMD_APP_SEND_OP_COND 41
Andy Flemingad347bb2008-10-30 16:41:01 -0500110#define SD_CMD_APP_SEND_SCR 51
111
112/* SCR definitions in different words */
113#define SD_HIGHSPEED_BUSY 0x00020000
114#define SD_HIGHSPEED_SUPPORTED 0x00020000
115
116#define MMC_HS_TIMING 0x00000100
117#define MMC_HS_52MHZ 0x2
118
Thomas Chou225d4c02011-04-19 03:48:31 +0000119#define OCR_BUSY 0x80000000
120#define OCR_HCS 0x40000000
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000121#define OCR_VOLTAGE_MASK 0x007FFF80
122#define OCR_ACCESS_MODE 0x60000000
Andy Flemingad347bb2008-10-30 16:41:01 -0500123
Lei Wenea526762011-06-22 17:03:31 +0000124#define SECURE_ERASE 0x80000000
125
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000126#define MMC_STATUS_MASK (~0x0206BF7F)
Thomas Chou225d4c02011-04-19 03:48:31 +0000127#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
128#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Chou45385002011-04-19 03:48:32 +0000129#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000130
Jan Kloetzke31789322012-02-05 22:29:12 +0000131#define MMC_STATE_PRG (7 << 9)
132
Andy Flemingad347bb2008-10-30 16:41:01 -0500133#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
134#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
135#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
136#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
137#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
138#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
139#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
140#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
141#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
142#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
143#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
144#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
145#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
146#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
147#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
148#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
149#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
150
151#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
152#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
153 addressed by index which are
154 1 in value field */
155#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
156 addressed by index, which are
157 1 in value field */
158#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
159
160#define SD_SWITCH_CHECK 0
161#define SD_SWITCH_SWITCH 1
162
163/*
164 * EXT_CSD fields
165 */
Stephen Warrene315ae82013-06-11 15:14:01 -0600166#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Lei Wen217467f2011-10-03 20:35:10 +0000167#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Stephen Warrene315ae82013-06-11 15:14:01 -0600168#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000169#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar1104e9b2013-04-27 11:42:58 +0530170#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen217467f2011-10-03 20:35:10 +0000171#define EXT_CSD_PART_CONF 179 /* R/W */
172#define EXT_CSD_BUS_WIDTH 183 /* R/W */
173#define EXT_CSD_HS_TIMING 185 /* R/W */
174#define EXT_CSD_REV 192 /* RO */
175#define EXT_CSD_CARD_TYPE 196 /* RO */
176#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrene315ae82013-06-11 15:14:01 -0600177#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000178#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren009784c2012-07-30 10:55:43 +0000179#define EXT_CSD_BOOT_MULT 226 /* RO */
Andy Flemingad347bb2008-10-30 16:41:01 -0500180
181/*
182 * EXT_CSD field definitions
183 */
184
Thomas Chou225d4c02011-04-19 03:48:31 +0000185#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
186#define EXT_CSD_CMD_SET_SECURE (1 << 1)
187#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Flemingad347bb2008-10-30 16:41:01 -0500188
Thomas Chou225d4c02011-04-19 03:48:31 +0000189#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
190#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Andy Flemingad347bb2008-10-30 16:41:01 -0500191
192#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
193#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
194#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200195
Amar1104e9b2013-04-27 11:42:58 +0530196#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
197#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
198#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
199#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
200
201#define EXT_CSD_BOOT_ACK(x) (x << 6)
202#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
203#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
204
205
Andy Fleming724ecf02008-10-30 16:31:39 -0500206#define R1_ILLEGAL_COMMAND (1 << 22)
207#define R1_APP_CMD (1 << 5)
208
Andy Flemingad347bb2008-10-30 16:41:01 -0500209#define MMC_RSP_PRESENT (1 << 0)
Thomas Chou225d4c02011-04-19 03:48:31 +0000210#define MMC_RSP_136 (1 << 1) /* 136 bit response */
211#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
212#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
213#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Flemingad347bb2008-10-30 16:41:01 -0500214
Thomas Chou225d4c02011-04-19 03:48:31 +0000215#define MMC_RSP_NONE (0)
216#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500217#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
218 MMC_RSP_BUSY)
Thomas Chou225d4c02011-04-19 03:48:31 +0000219#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
220#define MMC_RSP_R3 (MMC_RSP_PRESENT)
221#define MMC_RSP_R4 (MMC_RSP_PRESENT)
222#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
223#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
224#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500225
Lei Wen31b99802011-05-02 16:26:26 +0000226#define MMCPART_NOAVAILABLE (0xff)
227#define PART_ACCESS_MASK (0x7)
228#define PART_SUPPORT (0x1)
wdenk7a428cc2003-06-15 22:40:42 +0000229
Simon Glassa09c2b72013-04-03 08:54:30 +0000230/* Maximum block size for MMC */
231#define MMC_MAX_BLOCK_LEN 512
232
Amar1104e9b2013-04-27 11:42:58 +0530233/* The number of MMC physical partitions. These consist of:
234 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
235 */
236#define MMC_NUM_BOOT_PARTITION 2
237
Andy Fleming724ecf02008-10-30 16:31:39 -0500238struct mmc_cid {
239 unsigned long psn;
240 unsigned short oid;
241 unsigned char mid;
242 unsigned char prv;
243 unsigned char mdt;
244 char pnm[7];
245};
246
Andy Flemingad347bb2008-10-30 16:41:01 -0500247struct mmc_cmd {
248 ushort cmdidx;
249 uint resp_type;
250 uint cmdarg;
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530251 uint response[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500252};
253
254struct mmc_data {
255 union {
256 char *dest;
257 const char *src; /* src buffers don't get written to */
258 };
259 uint flags;
260 uint blocks;
261 uint blocksize;
262};
263
264struct mmc {
265 struct list_head link;
266 char name[32];
267 void *priv;
268 uint voltages;
269 uint version;
Lei Wen31b99802011-05-02 16:26:26 +0000270 uint has_init;
Andy Flemingad347bb2008-10-30 16:41:01 -0500271 uint f_min;
272 uint f_max;
273 int high_capacity;
274 uint bus_width;
275 uint clock;
276 uint card_caps;
277 uint host_caps;
278 uint ocr;
279 uint scr[2];
280 uint csd[4];
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530281 uint cid[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500282 ushort rca;
Lei Wen31b99802011-05-02 16:26:26 +0000283 char part_config;
284 char part_num;
Andy Flemingad347bb2008-10-30 16:41:01 -0500285 uint tran_speed;
286 uint read_bl_len;
287 uint write_bl_len;
Lei Wenea526762011-06-22 17:03:31 +0000288 uint erase_grp_size;
Andy Flemingad347bb2008-10-30 16:41:01 -0500289 u64 capacity;
Stephen Warrene315ae82013-06-11 15:14:01 -0600290 u64 capacity_user;
291 u64 capacity_boot;
292 u64 capacity_rpmb;
293 u64 capacity_gp[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500294 block_dev_desc_t block_dev;
295 int (*send_cmd)(struct mmc *mmc,
296 struct mmc_cmd *cmd, struct mmc_data *data);
297 void (*set_ios)(struct mmc *mmc);
298 int (*init)(struct mmc *mmc);
Thierry Redingb9c8b772012-01-02 01:15:37 +0000299 int (*getcd)(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000300 int (*getwp)(struct mmc *mmc);
Sandeep Paulraj50347172010-12-20 20:01:21 -0500301 uint b_max;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000302 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
303 char init_in_progress; /* 1 if we have done mmc_start_init() */
304 char preinit; /* start init as early as possible */
305 uint op_cond_response; /* the response byte from the last op_cond */
Andy Flemingad347bb2008-10-30 16:41:01 -0500306};
307
308int mmc_register(struct mmc *mmc);
309int mmc_initialize(bd_t *bis);
310int mmc_init(struct mmc *mmc);
311int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang0caea1a2010-11-25 17:06:07 +0000312void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Flemingad347bb2008-10-30 16:41:01 -0500313struct mmc *find_mmc_device(int dev_num);
Steve Sakomane4548302010-07-01 12:12:42 -0700314int mmc_set_dev(int dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500315void print_mmc_devices(char separator);
Lei Wend430d7c2011-05-02 16:26:25 +0000316int get_mmc_num(void);
Thierry Redingd7aebf42012-01-02 01:15:36 +0000317int board_mmc_getcd(struct mmc *mmc);
Lei Wen31b99802011-05-02 16:26:26 +0000318int mmc_switch_part(int dev_num, unsigned int part_num);
Thierry Redingb9c8b772012-01-02 01:15:37 +0000319int mmc_getcd(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000320int mmc_getwp(struct mmc *mmc);
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000321void spl_mmc_load(void) __noreturn;
Amar1104e9b2013-04-27 11:42:58 +0530322/* Function to change the size of boot partition and rpmb partitions */
323int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
324 unsigned long rpmbsize);
325/* Function to send commands to open/close the specified boot partition */
326int mmc_boot_part_access(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Andy Flemingad347bb2008-10-30 16:41:01 -0500327
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000328/**
329 * Start device initialization and return immediately; it does not block on
330 * polling OCR (operation condition register) status. Then you should call
331 * mmc_init, which would block on polling OCR status and complete the device
332 * initializatin.
333 *
334 * @param mmc Pointer to a MMC device struct
335 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
336 */
337int mmc_start_init(struct mmc *mmc);
338
339/**
340 * Set preinit flag of mmc device.
341 *
342 * This will cause the device to be pre-inited during mmc_initialize(),
343 * which may save boot time if the device is not accessed until later.
344 * Some eMMC devices take 200-300ms to init, but unfortunately they
345 * must be sent a series of commands to even get them to start preparing
346 * for operation.
347 *
348 * @param mmc Pointer to a MMC device struct
349 * @param preinit preinit flag value
350 */
351void mmc_set_preinit(struct mmc *mmc, int preinit);
352
Reinhard Meyerc718a562010-08-13 10:31:06 +0200353#ifdef CONFIG_GENERIC_MMC
Thomas Chou1254c3d2010-12-24 13:12:21 +0000354#define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI)
355struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyerc718a562010-08-13 10:31:06 +0200356#else
Andy Flemingad347bb2008-10-30 16:41:01 -0500357int mmc_legacy_init(int verbose);
358#endif
Reinhard Meyerc718a562010-08-13 10:31:06 +0200359
wdenk7a428cc2003-06-15 22:40:42 +0000360#endif /* _MMC_H_ */