blob: 322705decbea0e711de0def34bfe5b2696c4806c [file] [log] [blame]
Aubrey.Li9da597f2007-03-09 13:38:44 +08001/*
2 * U-boot - Configuration file for BF533 STAMP board
3 */
4
Mike Frysinger62d2a232008-06-01 09:09:48 -04005#ifndef __CONFIG_BF533_STAMP_H__
6#define __CONFIG_BF533_STAMP_H__
Aubrey.Li9da597f2007-03-09 13:38:44 +08007
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf0dd7922008-02-18 05:26:48 -05009
Aubrey.Li9da597f2007-03-09 13:38:44 +080010
Aubrey.Li9da597f2007-03-09 13:38:44 +080011/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040012 * Processor Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080013 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050014#define CONFIG_BFIN_CPU bf533-0.3
Mike Frysinger62d2a232008-06-01 09:09:48 -040015#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
Aubrey.Li9da597f2007-03-09 13:38:44 +080016
Aubrey.Li9da597f2007-03-09 13:38:44 +080017/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040018 * Clock Settings
19 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
20 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
Aubrey.Li9da597f2007-03-09 13:38:44 +080021 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040022/* CONFIG_CLKIN_HZ is any value in Hz */
23#define CONFIG_CLKIN_HZ 11059200
24/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
25/* 1 = CLKIN / 2 */
26#define CONFIG_CLKIN_HALF 0
27/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
28/* 1 = bypass PLL */
29#define CONFIG_PLL_BYPASS 0
30/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
31/* Values can range from 0-63 (where 0 means 64) */
Mike Frysinger7bd158f2008-10-12 23:49:13 -040032#define CONFIG_VCO_MULT 45
Mike Frysinger62d2a232008-06-01 09:09:48 -040033/* CCLK_DIV controls the core clock divider */
34/* Values can be 1, 2, 4, or 8 ONLY */
35#define CONFIG_CCLK_DIV 1
36/* SCLK_DIV controls the system clock divider */
37/* Values can range from 1-15 */
Mike Frysinger8a096b92009-07-10 10:42:06 -040038#define CONFIG_SCLK_DIV 6 /* note: 1.2 boards can go faster */
Aubrey.Li9da597f2007-03-09 13:38:44 +080039
Aubrey.Li9da597f2007-03-09 13:38:44 +080040/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040041 * Memory Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080042 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040043#define CONFIG_MEM_ADD_WDTH 11
44#define CONFIG_MEM_SIZE 128
Aubrey.Li9da597f2007-03-09 13:38:44 +080045
Mike Frysinger62d2a232008-06-01 09:09:48 -040046#define CONFIG_EBIU_SDRRC_VAL 0x268
47#define CONFIG_EBIU_SDGCTL_VAL 0x911109
Aubrey.Li9da597f2007-03-09 13:38:44 +080048
Mike Frysinger62d2a232008-06-01 09:09:48 -040049#define CONFIG_EBIU_AMGCTL_VAL 0xFF
50#define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3
51#define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983
Aubrey.Li9da597f2007-03-09 13:38:44 +080052
Mike Frysinger62d2a232008-06-01 09:09:48 -040053#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
54#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
Aubrey.Li9da597f2007-03-09 13:38:44 +080055
Aubrey.Li9da597f2007-03-09 13:38:44 +080056
57/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040058 * Network Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080059 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040060#define ADI_CMDS_NETWORK 1
Ben Warren0fd6aae2009-10-04 22:37:03 -070061#define CONFIG_SMC91111 1
Mike Frysinger62d2a232008-06-01 09:09:48 -040062#define CONFIG_SMC91111_BASE 0x20300300
63#define SMC91111_EEPROM_INIT() \
64 do { \
Ben Warren0fd6aae2009-10-04 22:37:03 -070065 bfin_write_FIO_DIR(bfin_read_FIO_DIR() | PF1 | PF0); \
66 bfin_write_FIO_FLAG_C(PF1); \
67 bfin_write_FIO_FLAG_S(PF0); \
Mike Frysinger62d2a232008-06-01 09:09:48 -040068 SSYNC(); \
69 } while (0)
70#define CONFIG_HOSTNAME bf533-stamp
Aubrey.Li9da597f2007-03-09 13:38:44 +080071
Aubrey.Li9da597f2007-03-09 13:38:44 +080072
Heiko Schocher479a4cf2013-01-29 08:53:15 +010073/* I2C */
74#define CONFIG_SYS_I2C
75#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
76#define CONFIG_SYS_I2C_SOFT_SPEED 50000
77#define CONFIG_SYS_I2C_SOFT_SLAVE 0
78/*
79 * Software (bit-bang) I2C driver configuration
80 */
Sonic Zhang32faf022013-11-18 18:59:18 +080081#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF3
82#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF2
Heiko Schocher479a4cf2013-01-29 08:53:15 +010083
Aubrey.Li9da597f2007-03-09 13:38:44 +080084/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040085 * Flash Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080086 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040087#define CONFIG_FLASH_CFI_DRIVER
88#define CONFIG_SYS_FLASH_BASE 0x20000000
89#define CONFIG_SYS_FLASH_CFI
90#define CONFIG_SYS_FLASH_CFI_AMD_RESET
91#define CONFIG_SYS_MAX_FLASH_BANKS 1
92#define CONFIG_SYS_MAX_FLASH_SECT 67
Aubrey.Li9da597f2007-03-09 13:38:44 +080093
Jon Loeliger8262ada2007-07-04 22:31:49 -050094/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040095 * SPI Settings
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050096 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040097#define CONFIG_BFIN_SPI
98#define CONFIG_ENV_SPI_MAX_HZ 30000000
Sonic Zhang3fbfdd12014-07-17 19:00:29 +080099/*
Mike Frysinger9a4406462009-06-14 22:29:35 -0400100#define CONFIG_SF_DEFAULT_SPEED 30000000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400101#define CONFIG_SPI_FLASH
Mike Frysingercf01ec92010-09-19 16:26:55 -0400102#define CONFIG_SPI_FLASH_ALL
Sonic Zhang3fbfdd12014-07-17 19:00:29 +0800103*/
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500104
105/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400106 * Env Storage Settings
Jon Loeliger8262ada2007-07-04 22:31:49 -0500107 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400108#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
109#define CONFIG_ENV_IS_IN_SPI_FLASH
Vivi Li535ec1f2009-06-12 10:53:22 +0000110#define CONFIG_ENV_OFFSET 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400111#define CONFIG_ENV_SIZE 0x2000
Vivi Li535ec1f2009-06-12 10:53:22 +0000112#define CONFIG_ENV_SECT_SIZE 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400113#else
114#define CONFIG_ENV_IS_IN_FLASH
115#define CONFIG_ENV_OFFSET 0x4000
116#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
117#define CONFIG_ENV_SIZE 0x2000
118#define CONFIG_ENV_SECT_SIZE 0x2000
Jon Loeliger8262ada2007-07-04 22:31:49 -0500119#endif
Mike Frysinger62d2a232008-06-01 09:09:48 -0400120#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
121#define ENV_IS_EMBEDDED
Aubrey.Li9da597f2007-03-09 13:38:44 +0800122#else
Mike Frysinger45b57bd2009-07-21 22:17:36 -0400123#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Aubrey.Li9da597f2007-03-09 13:38:44 +0800124#endif
Mike Frysinger37f48702009-06-14 06:29:07 -0400125#ifdef ENV_IS_EMBEDDED
126/* WARNING - the following is hand-optimized to fit within
127 * the sector before the environment sector. If it throws
128 * an error during compilation remove an object here to get
129 * it linked after the configuration sector.
130 */
131# define LDS_BOARD_TEXT \
Masahiro Yamada30a198b2013-11-11 14:36:00 +0900132 arch/blackfin/lib/built-in.o (.text*); \
133 arch/blackfin/cpu/built-in.o (.text*); \
Mike Frysinger37f48702009-06-14 06:29:07 -0400134 . = DEFINED(env_offset) ? env_offset : .; \
Mike Frysingera0d60412010-11-19 19:28:56 -0500135 common/env_embedded.o (.text*);
Mike Frysinger37f48702009-06-14 06:29:07 -0400136#endif
Aubrey.Li9da597f2007-03-09 13:38:44 +0800137
Aubrey.Li9da597f2007-03-09 13:38:44 +0800138
139/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400140 * I2C Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800141 */
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100142#define CONFIG_SYS_I2C_SOFT
143#ifdef CONFIG_SYS_I2C_SOFT
144#define CONFIG_SYS_I2C
Mike Frysingerd86e9a72010-06-08 16:22:44 -0400145#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF3
146#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF2
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100147#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
148#define CONFIG_SYS_I2C_SOFT_SPEED 50000
149#define CONFIG_SYS_I2C_SOFT_SLAVE 0
150#endif
Aubrey.Li9da597f2007-03-09 13:38:44 +0800151
152/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400153 * Compact Flash / IDE / ATA Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800154 */
155
156/* Enabled below option for CF support */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400157/* #define CONFIG_STAMP_CF */
158#if defined(CONFIG_STAMP_CF)
159#define CONFIG_MISC_INIT_R
Aubrey Lif83a65c2007-03-10 23:49:29 +0800160#define CONFIG_DOS_PARTITION 1
Aubrey Lif83a65c2007-03-10 23:49:29 +0800161#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
162#undef CONFIG_IDE_LED /* no led for ide supported */
163#undef CONFIG_IDE_RESET /* no reset for ide supported */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800164
Mike Frysinger62d2a232008-06-01 09:09:48 -0400165#define CONFIG_SYS_IDE_MAXBUS 1
166#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
Aubrey.Li9da597f2007-03-09 13:38:44 +0800167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_ATA_BASE_ADDR 0x20200000
169#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Aubrey.Li9da597f2007-03-09 13:38:44 +0800170
Mike Frysinger62d2a232008-06-01 09:09:48 -0400171#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
172#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
173#define CONFIG_SYS_ATA_ALT_OFFSET 0x0007 /* alternate registers */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_ATA_STRIDE 2
Mike Frysinger62d2a232008-06-01 09:09:48 -0400176
177#undef CONFIG_EBIU_AMBCTL1_VAL
178#define CONFIG_EBIU_AMBCTL1_VAL 0x99B3ffc2
Aubrey.Li9da597f2007-03-09 13:38:44 +0800179#endif
180
Mike Frysinger62d2a232008-06-01 09:09:48 -0400181
Aubrey.Li9da597f2007-03-09 13:38:44 +0800182/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400183 * Misc Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800184 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400185#define CONFIG_RTC_BFIN
186#define CONFIG_UART_CONSOLE 0
Aubrey.Li9da597f2007-03-09 13:38:44 +0800187
Mike Frysinger62d2a232008-06-01 09:09:48 -0400188/* FLASH/ETHERNET uses the same async bank */
189#define SHARED_RESOURCES 1
Aubrey.Li9da597f2007-03-09 13:38:44 +0800190
Mike Frysinger9427ef82008-10-11 22:40:22 -0400191/* define to enable boot progress via leds */
192/* #define CONFIG_SHOW_BOOT_PROGRESS */
193
194/* define to enable run status via led */
195/* #define CONFIG_STATUS_LED */
196#ifdef CONFIG_STATUS_LED
Mike Frysinger074d0422010-06-02 05:12:11 -0400197#define CONFIG_GPIO_LED
Mike Frysinger9427ef82008-10-11 22:40:22 -0400198#define CONFIG_BOARD_SPECIFIC_LED
Mike Frysinger074d0422010-06-02 05:12:11 -0400199/* use LED0 to indicate booting/alive */
Mike Frysinger9427ef82008-10-11 22:40:22 -0400200#define STATUS_LED_BOOT 0
Mike Frysinger074d0422010-06-02 05:12:11 -0400201#define STATUS_LED_BIT GPIO_PF2
Mike Frysinger9427ef82008-10-11 22:40:22 -0400202#define STATUS_LED_STATE STATUS_LED_ON
203#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 4)
Mike Frysinger074d0422010-06-02 05:12:11 -0400204/* use LED1 to indicate crash */
Mike Frysinger9427ef82008-10-11 22:40:22 -0400205#define STATUS_LED_CRASH 1
Mike Frysinger074d0422010-06-02 05:12:11 -0400206#define STATUS_LED_BIT1 GPIO_PF3
Mike Frysinger9427ef82008-10-11 22:40:22 -0400207#define STATUS_LED_STATE1 STATUS_LED_ON
208#define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
Mike Frysinger074d0422010-06-02 05:12:11 -0400209/* #define STATUS_LED_BIT2 GPIO_PF4 */
Mike Frysinger9427ef82008-10-11 22:40:22 -0400210#endif
211
Mike Frysinger62d2a232008-06-01 09:09:48 -0400212/* define to enable splash screen support */
213/* #define CONFIG_VIDEO */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800214
Aubrey.Li9da597f2007-03-09 13:38:44 +0800215
216/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400217 * Pull in common ADI header for remaining command/environment setup
Aubrey.Li9da597f2007-03-09 13:38:44 +0800218 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400219#include <configs/bfin_adi_common.h>
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400220
Aubrey.Li9da597f2007-03-09 13:38:44 +0800221#endif