blob: ad79afbdc026eea6d2a318898d4e7018c98c730e [file] [log] [blame]
Mingkai Huf354b532011-07-07 12:29:15 +08001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Mingkai Huf354b532011-07-07 12:29:15 +08003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Mingkai Huf354b532011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wooda1ef48c2012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Huf354b532011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Huf354b532011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090017#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
18#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
Mingkai Huf354b532011-07-07 12:29:15 +080019#endif
20
Liu Gangb4611ee2012-08-09 05:10:03 +000021#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +000022/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000023#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
24#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
25 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +000026#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangd7b17a92012-08-09 05:09:59 +000027#endif
28
Mingkai Huf354b532011-07-07 12:29:15 +080029/* High Level Configuration Options */
Mingkai Huf354b532011-07-07 12:29:15 +080030#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Mingkai Huf354b532011-07-07 12:29:15 +080031#define CONFIG_MP /* support multiple processors */
32
Mingkai Huf354b532011-07-07 12:29:15 +080033#ifndef CONFIG_RESET_VECTOR_ADDRESS
34#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
35#endif
36
37#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080038#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040039#define CONFIG_PCIE1 /* PCIE controller 1 */
40#define CONFIG_PCIE2 /* PCIE controller 2 */
41#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf354b532011-07-07 12:29:15 +080042#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
43#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
44
45#define CONFIG_SYS_SRIO
46#define CONFIG_SRIO1 /* SRIO port 1 */
47#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang27afb9c2013-05-07 16:30:46 +080048#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4eb3c372011-10-14 13:28:52 -050049#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Huf354b532011-07-07 12:29:15 +080050
Mingkai Huf354b532011-07-07 12:29:15 +080051#define CONFIG_ENV_OVERWRITE
52
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090053#ifndef CONFIG_MTD_NOR_FLASH
Mingkai Huf354b532011-07-07 12:29:15 +080054#else
55#define CONFIG_FLASH_CFI_DRIVER
56#define CONFIG_SYS_FLASH_CFI
Shaohui Xiedc85b3d2012-06-28 23:35:34 +000057#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Mingkai Huf354b532011-07-07 12:29:15 +080058#endif
59
60#if defined(CONFIG_SPIFLASH)
61 #define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Huf354b532011-07-07 12:29:15 +080062 #define CONFIG_ENV_SPI_BUS 0
63 #define CONFIG_ENV_SPI_CS 0
64 #define CONFIG_ENV_SPI_MAX_HZ 10000000
65 #define CONFIG_ENV_SPI_MODE 0
66 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
67 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
68 #define CONFIG_ENV_SECT_SIZE 0x10000
69#elif defined(CONFIG_SDCARD)
70 #define CONFIG_SYS_EXTRA_ENV_RELOC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000071 #define CONFIG_FSL_FIXED_MMC_LOCATION
Mingkai Huf354b532011-07-07 12:29:15 +080072 #define CONFIG_SYS_MMC_ENV_DEV 0
73 #define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053074 #define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xie01c367c2012-02-28 23:28:40 +000075#elif defined(CONFIG_NAND)
76#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xie01c367c2012-02-28 23:28:40 +000077#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053078#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000079#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gangd7b17a92012-08-09 05:09:59 +000080#define CONFIG_ENV_ADDR 0xffe20000
81#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiedc85b3d2012-06-28 23:35:34 +000082#elif defined(CONFIG_ENV_IS_NOWHERE)
Liu Gangd7b17a92012-08-09 05:09:59 +000083#define CONFIG_ENV_SIZE 0x2000
Mingkai Huf354b532011-07-07 12:29:15 +080084#else
Mingkai Huf354b532011-07-07 12:29:15 +080085 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
86 - CONFIG_ENV_SECT_SIZE)
87 #define CONFIG_ENV_SIZE 0x2000
88 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
89#endif
90
Shaohui Xieada02612011-09-13 17:55:11 +080091#ifndef __ASSEMBLY__
92unsigned long get_board_sys_clk(unsigned long dummy);
93#endif
94#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Mingkai Huf354b532011-07-07 12:29:15 +080095
96/*
97 * These can be toggled for performance analysis, otherwise use default.
98 */
99#define CONFIG_SYS_CACHE_STASHING
Mingkai Hufc25a552011-07-21 17:03:54 -0500100#define CONFIG_BACKSIDE_L2_CACHE
101#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Huf354b532011-07-07 12:29:15 +0800102#define CONFIG_BTB /* toggle branch predition */
103
104#define CONFIG_ENABLE_36BIT_PHYS
105
106#ifdef CONFIG_PHYS_64BIT
107#define CONFIG_ADDR_MAP
108#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
109#endif
110
111#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
112#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
113#define CONFIG_SYS_MEMTEST_END 0x00400000
114#define CONFIG_SYS_ALT_MEMTEST
Mingkai Huf354b532011-07-07 12:29:15 +0800115
116/*
117 * Config the L3 Cache as L3 SRAM
118 */
119#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
120#ifdef CONFIG_PHYS_64BIT
121#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
122 CONFIG_RAMBOOT_TEXT_BASE)
123#else
124#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
125#endif
126#define CONFIG_SYS_L3_SIZE (1024 << 10)
127#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
128
Mingkai Huf354b532011-07-07 12:29:15 +0800129#ifdef CONFIG_PHYS_64BIT
130#define CONFIG_SYS_DCSRBAR 0xf0000000
131#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
132#endif
133
134/* EEPROM */
135#define CONFIG_ID_EEPROM
136#define CONFIG_SYS_I2C_EEPROM_NXID
137#define CONFIG_SYS_EEPROM_BUS_NUM 0
138#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
139#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
140
141/*
142 * DDR Setup
143 */
144#define CONFIG_VERY_BIG_RAM
145#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
146#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
147
148#define CONFIG_DIMM_SLOTS_PER_CTLR 1
149#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
150
151#define CONFIG_DDR_SPD
Mingkai Huf354b532011-07-07 12:29:15 +0800152
153#define CONFIG_SYS_SPD_BUS_NUM 0
154#define SPD_EEPROM_ADDRESS 0x52
155#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
156
157/*
158 * Local Bus Definitions
159 */
160
161/* Set the local bus clock 1/8 of platform clock */
162#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
163
York Sun7664bfe2012-10-26 16:40:15 +0000164/*
165 * This board doesn't have a promjet connector.
166 * However, it uses commone corenet board LAW and TLB.
167 * It is necessary to use the same start address with proper offset.
168 */
169#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800170#ifdef CONFIG_PHYS_64BIT
York Sun7664bfe2012-10-26 16:40:15 +0000171#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800172#else
173#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
174#endif
175
Shaohui Xief8c49c12012-02-28 23:28:07 +0000176#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sun7664bfe2012-10-26 16:40:15 +0000177 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
178 BR_PS_16 | BR_V)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000179#define CONFIG_SYS_FLASH_OR_PRELIM \
180 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
181 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Huf354b532011-07-07 12:29:15 +0800182
183#define CONFIG_FSL_CPLD
184#define CPLD_BASE 0xffdf0000 /* CPLD registers */
185#ifdef CONFIG_PHYS_64BIT
186#define CPLD_BASE_PHYS 0xfffdf0000ull
187#else
188#define CPLD_BASE_PHYS CPLD_BASE
189#endif
190
191#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
192#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
193
194#define PIXIS_LBMAP_SWITCH 7
195#define PIXIS_LBMAP_MASK 0xf0
196#define PIXIS_LBMAP_SHIFT 4
197#define PIXIS_LBMAP_ALTBANK 0x40
198
199#define CONFIG_SYS_FLASH_QUIET_TEST
200#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
201
202#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
203#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
204#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
205#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
206
207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
208
209#if defined(CONFIG_RAMBOOT_PBL)
210#define CONFIG_SYS_RAMBOOT
211#endif
212
Shaohui Xief8c49c12012-02-28 23:28:07 +0000213#define CONFIG_NAND_FSL_ELBC
214/* Nand Flash */
215#ifdef CONFIG_NAND_FSL_ELBC
216#define CONFIG_SYS_NAND_BASE 0xffa00000
217#ifdef CONFIG_PHYS_64BIT
218#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
219#else
220#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
221#endif
222
223#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
224#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xief8c49c12012-02-28 23:28:07 +0000225#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
226
227/* NAND flash config */
228#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
229 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
230 | BR_PS_8 /* Port Size = 8 bit */ \
231 | BR_MS_FCM /* MSEL = FCM */ \
232 | BR_V) /* valid */
233#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
234 | OR_FCM_PGS /* Large Page*/ \
235 | OR_FCM_CSCT \
236 | OR_FCM_CST \
237 | OR_FCM_CHT \
238 | OR_FCM_SCY_1 \
239 | OR_FCM_TRLX \
240 | OR_FCM_EHTR)
241
242#ifdef CONFIG_NAND
243#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
244#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
245#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
246#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
247#else
248#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
249#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
250#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
251#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
252#endif
253#else
254#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
255#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
256#endif /* CONFIG_NAND_FSL_ELBC */
257
Mingkai Huf354b532011-07-07 12:29:15 +0800258#define CONFIG_SYS_FLASH_EMPTY_INFO
259#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
York Sun7664bfe2012-10-26 16:40:15 +0000260#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Huf354b532011-07-07 12:29:15 +0800261
Mingkai Huf354b532011-07-07 12:29:15 +0800262#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
263#define CONFIG_MISC_INIT_R
264
265#define CONFIG_HWCONFIG
266
267/* define to use L1 as initial stack */
268#define CONFIG_L1_INIT_RAM
269#define CONFIG_SYS_INIT_RAM_LOCK
270#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
271#ifdef CONFIG_PHYS_64BIT
272#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
273#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
274/* The assembler doesn't like typecast */
275#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
276 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
277 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
278#else
279#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
280#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
281#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
282#endif
283#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
284
285#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
286 GENERATED_GBL_DATA_SIZE)
287#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
288
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530289#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Huf354b532011-07-07 12:29:15 +0800290#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
291
292/* Serial Port - controlled on board with jumper J8
293 * open - index 2
294 * shorted - index 1
295 */
296#define CONFIG_CONS_INDEX 1
Mingkai Huf354b532011-07-07 12:29:15 +0800297#define CONFIG_SYS_NS16550_SERIAL
298#define CONFIG_SYS_NS16550_REG_SIZE 1
299#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
300
301#define CONFIG_SYS_BAUDRATE_TABLE \
302 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
303
304#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
305#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
306#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
307#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
308
Mingkai Huf354b532011-07-07 12:29:15 +0800309/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200310#define CONFIG_SYS_I2C
311#define CONFIG_SYS_I2C_FSL
312#define CONFIG_SYS_FSL_I2C_SPEED 400000
313#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Shaohui Xiec40be042013-09-10 16:15:07 +0800314#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Heiko Schocherf2850742012-10-24 13:48:22 +0200315#define CONFIG_SYS_FSL_I2C2_SPEED 400000
316#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shaohui Xiec40be042013-09-10 16:15:07 +0800317#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Mingkai Huf354b532011-07-07 12:29:15 +0800318
319/*
320 * RapidIO
321 */
322#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
323#ifdef CONFIG_PHYS_64BIT
324#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
325#else
326#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
327#endif
328#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
329
330#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
331#ifdef CONFIG_PHYS_64BIT
332#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
333#else
334#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
335#endif
336#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
337
338/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000339 * for slave u-boot IMAGE instored in master memory space,
340 * PHYS must be aligned based on the SIZE
341 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800342#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
343#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
344#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
345#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangd7b17a92012-08-09 05:09:59 +0000346/*
347 * for slave UCODE and ENV instored in master memory space,
348 * PHYS must be aligned based on the SIZE
349 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800350#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000351#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
352#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000353
354/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000355#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
356#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangd7b17a92012-08-09 05:09:59 +0000357
358/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000359 * SRIO_PCIE_BOOT - SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +0000360 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000361#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
362#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
363#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
364 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +0000365#endif
366
367/*
Mingkai Huf354b532011-07-07 12:29:15 +0800368 * eSPI - Enhanced SPI
369 */
Mingkai Huf354b532011-07-07 12:29:15 +0800370#define CONFIG_SF_DEFAULT_SPEED 10000000
371#define CONFIG_SF_DEFAULT_MODE 0
372
373/*
374 * General PCI
375 * Memory space is mapped 1-1, but I/O space must start from 0.
376 */
377
378/* controller 1, direct to uli, tgtid 3, Base address 20000 */
379#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
380#ifdef CONFIG_PHYS_64BIT
381#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
382#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
383#else
384#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
385#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
386#endif
387#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
388#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
389#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
390#ifdef CONFIG_PHYS_64BIT
391#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
392#else
393#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
394#endif
395#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
396
397/* controller 2, Slot 2, tgtid 2, Base address 201000 */
398#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
399#ifdef CONFIG_PHYS_64BIT
400#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
401#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
402#else
403#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
404#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
405#endif
406#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
407#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
408#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
409#ifdef CONFIG_PHYS_64BIT
410#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
411#else
412#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
413#endif
414#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
415
416/* controller 3, Slot 1, tgtid 1, Base address 202000 */
417#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
418#ifdef CONFIG_PHYS_64BIT
419#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
420#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
421#else
422#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
423#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
424#endif
425#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
426#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
427#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
428#ifdef CONFIG_PHYS_64BIT
429#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
430#else
431#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
432#endif
433#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
434
435/* Qman/Bman */
Mingkai Huf354b532011-07-07 12:29:15 +0800436#define CONFIG_SYS_BMAN_NUM_PORTALS 10
437#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
438#ifdef CONFIG_PHYS_64BIT
439#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
440#else
441#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
442#endif
443#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500444#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
445#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
446#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
447#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
448#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
449 CONFIG_SYS_BMAN_CENA_SIZE)
450#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
451#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800452#define CONFIG_SYS_QMAN_NUM_PORTALS 10
453#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
454#ifdef CONFIG_PHYS_64BIT
455#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
456#else
457#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
458#endif
459#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500460#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
461#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
462#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
463#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
464#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
465 CONFIG_SYS_QMAN_CENA_SIZE)
466#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
467#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800468
469#define CONFIG_SYS_DPAA_FMAN
470#define CONFIG_SYS_DPAA_PME
471/* Default address of microcode for the Linux Fman driver */
Mingkai Huf354b532011-07-07 12:29:15 +0800472#if defined(CONFIG_SPIFLASH)
473/*
474 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
475 * env, so we got 0x110000.
476 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600477#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800478#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Mingkai Huf354b532011-07-07 12:29:15 +0800479#elif defined(CONFIG_SDCARD)
480/*
481 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530482 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
483 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Mingkai Huf354b532011-07-07 12:29:15 +0800484 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600485#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800486#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Mingkai Huf354b532011-07-07 12:29:15 +0800487#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600488#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800489#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000490#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gangd7b17a92012-08-09 05:09:59 +0000491/*
492 * Slave has no ucode locally, it can fetch this from remote. When implementing
493 * in two corenet boards, slave's ucode could be stored in master's memory
494 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000495 * slave SRIO or PCIE outbound window->master inbound window->
496 * master LAW->the ucode address in master's memory space.
Liu Gangd7b17a92012-08-09 05:09:59 +0000497 */
498#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800499#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Mingkai Huf354b532011-07-07 12:29:15 +0800500#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600501#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800502#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Mingkai Huf354b532011-07-07 12:29:15 +0800503#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600504#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
505#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Huf354b532011-07-07 12:29:15 +0800506
507#ifdef CONFIG_SYS_DPAA_FMAN
508#define CONFIG_FMAN_ENET
Mingkai Hu4c46d822011-07-19 16:20:13 +0800509#define CONFIG_PHYLIB_10G
510#define CONFIG_PHY_VITESSE
511#define CONFIG_PHY_TERANETICS
Mingkai Huf354b532011-07-07 12:29:15 +0800512#endif
513
514#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000515#define CONFIG_PCI_INDIRECT_BRIDGE
Mingkai Huf354b532011-07-07 12:29:15 +0800516
517#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Huf354b532011-07-07 12:29:15 +0800518#endif /* CONFIG_PCI */
519
Mingkai Hu9e062062011-07-27 09:55:51 +0800520/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000521#define CONFIG_FSL_SATA_V2
522
523#ifdef CONFIG_FSL_SATA_V2
Mingkai Hu9e062062011-07-27 09:55:51 +0800524#define CONFIG_SYS_SATA_MAX_DEVICE 2
525#define CONFIG_SATA1
526#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
527#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
528#define CONFIG_SATA2
529#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
530#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
531
532#define CONFIG_LBA48
Mingkai Hu9e062062011-07-27 09:55:51 +0800533#endif
534
Mingkai Huf354b532011-07-07 12:29:15 +0800535#ifdef CONFIG_FMAN_ENET
536#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
537#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
538#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
539#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
540#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
541
542#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
543#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
544#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
545#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
546
Mingkai Hu4c46d822011-07-19 16:20:13 +0800547#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
548
Mingkai Huf354b532011-07-07 12:29:15 +0800549#define CONFIG_SYS_TBIPA_VALUE 8
550#define CONFIG_MII /* MII PHY management */
551#define CONFIG_ETHPRIME "FM1@DTSEC1"
Mingkai Huf354b532011-07-07 12:29:15 +0800552#endif
553
554/*
555 * Environment
556 */
557#define CONFIG_LOADS_ECHO /* echo on for serial download */
558#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
559
560/*
561 * Command line configuration.
562 */
Mingkai Huf354b532011-07-07 12:29:15 +0800563
Mingkai Huf354b532011-07-07 12:29:15 +0800564/*
565* USB
566*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000567#define CONFIG_HAS_FSL_DR_USB
568#define CONFIG_HAS_FSL_MPH_USB
569
570#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Mingkai Huf354b532011-07-07 12:29:15 +0800571#define CONFIG_USB_EHCI_FSL
572#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000573#endif
574
Mingkai Huf354b532011-07-07 12:29:15 +0800575#ifdef CONFIG_MMC
576#define CONFIG_FSL_ESDHC
577#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
578#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Huf354b532011-07-07 12:29:15 +0800579#endif
580
581/*
582 * Miscellaneous configurable options
583 */
584#define CONFIG_SYS_LONGHELP /* undef to save memory */
585#define CONFIG_CMDLINE_EDITING /* Command-line editing */
586#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
587#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Huf354b532011-07-07 12:29:15 +0800588
589/*
590 * For booting Linux, the board info and command line data
591 * have to be in the first 64 MB of memory, since this is
592 * the maximum mapped by the Linux kernel during initialization.
593 */
594#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
595#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
596
597#ifdef CONFIG_CMD_KGDB
598#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Mingkai Huf354b532011-07-07 12:29:15 +0800599#endif
600
601/*
602 * Environment Configuration
603 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000604#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000605#define CONFIG_BOOTFILE "uImage"
Mingkai Huf354b532011-07-07 12:29:15 +0800606#define CONFIG_UBOOTPATH u-boot.bin
607
608/* default location for tftp and bootm */
609#define CONFIG_LOADADDR 1000000
610
Mingkai Huf354b532011-07-07 12:29:15 +0800611#define __USB_PHY_TYPE utmi
612
613#define CONFIG_EXTRA_ENV_SETTINGS \
614 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
615 "bank_intlv=cs0_cs1\0" \
616 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200617 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
618 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800619 "tftpflash=tftpboot $loadaddr $uboot && " \
620 "protect off $ubootaddr +$filesize && " \
621 "erase $ubootaddr +$filesize && " \
622 "cp.b $loadaddr $ubootaddr $filesize && " \
623 "protect on $ubootaddr +$filesize && " \
624 "cmp.b $loadaddr $ubootaddr $filesize\0" \
625 "consoledev=ttyS0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200626 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800627 "usb_dr_mode=host\0" \
628 "ramdiskaddr=2000000\0" \
629 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500630 "fdtaddr=1e00000\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800631 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500632 "bdev=sda3\0"
Mingkai Huf354b532011-07-07 12:29:15 +0800633
634#define CONFIG_HDBOOT \
635 "setenv bootargs root=/dev/$bdev rw " \
636 "console=$consoledev,$baudrate $othbootargs;" \
637 "tftp $loadaddr $bootfile;" \
638 "tftp $fdtaddr $fdtfile;" \
639 "bootm $loadaddr - $fdtaddr"
640
641#define CONFIG_NFSBOOTCOMMAND \
642 "setenv bootargs root=/dev/nfs rw " \
643 "nfsroot=$serverip:$rootpath " \
644 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
645 "console=$consoledev,$baudrate $othbootargs;" \
646 "tftp $loadaddr $bootfile;" \
647 "tftp $fdtaddr $fdtfile;" \
648 "bootm $loadaddr - $fdtaddr"
649
650#define CONFIG_RAMBOOTCOMMAND \
651 "setenv bootargs root=/dev/ram rw " \
652 "console=$consoledev,$baudrate $othbootargs;" \
653 "tftp $ramdiskaddr $ramdiskfile;" \
654 "tftp $loadaddr $bootfile;" \
655 "tftp $fdtaddr $fdtfile;" \
656 "bootm $loadaddr $ramdiskaddr $fdtaddr"
657
658#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
659
Mingkai Huf354b532011-07-07 12:29:15 +0800660#include <asm/fsl_secure_boot.h>
Mingkai Huf354b532011-07-07 12:29:15 +0800661
Mingkai Huf354b532011-07-07 12:29:15 +0800662#endif /* __CONFIG_H */