Tom Rini | 8b0c8a1 | 2018-05-06 18:27:01 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ OR X11 |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 2 | /* |
| 3 | * NXP ls1088a SOC common device tree source |
| 4 | * |
Ioana Ciornei | f86ce81 | 2023-03-15 13:04:11 +0200 | [diff] [blame] | 5 | * Copyright 2017, 2020-2021, 2023 NXP |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 6 | */ |
| 7 | |
Ioana Ciornei | f86ce81 | 2023-03-15 13:04:11 +0200 | [diff] [blame] | 8 | #include <dt-bindings/clock/fsl,qoriq-clockgen.h> |
Biwen Li | 0f42d06 | 2021-02-05 19:01:53 +0800 | [diff] [blame] | 9 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 10 | / { |
| 11 | compatible = "fsl,ls1088a"; |
| 12 | interrupt-parent = <&gic>; |
| 13 | #address-cells = <2>; |
| 14 | #size-cells = <2>; |
| 15 | |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 16 | gic: interrupt-controller@6000000 { |
| 17 | compatible = "arm,gic-v3"; |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 18 | #interrupt-cells = <3>; |
| 19 | interrupt-controller; |
Mathew McBride | f6b411d | 2023-04-12 07:38:18 +0000 | [diff] [blame^] | 20 | reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */ |
| 21 | <0x0 0x06100000 0 0x100000>, /* GICR(RD_base+SGI_base)*/ |
| 22 | <0x0 0x0c0c0000 0 0x2000>, /* GICC */ |
| 23 | <0x0 0x0c0d0000 0 0x1000>, /* GICH */ |
| 24 | <0x0 0x0c0e0000 0 0x20000>; /* GICV */ |
| 25 | interrupts = <1 9 IRQ_TYPE_LEVEL_HIGH>; |
| 26 | #address-cells = <2>; |
| 27 | #size-cells = <2>; |
| 28 | ranges; |
| 29 | |
| 30 | its: gic-its@6020000 { |
| 31 | compatible = "arm,gic-v3-its"; |
| 32 | msi-controller; |
| 33 | reg = <0x0 0x6020000 0 0x20000>; |
| 34 | }; |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 35 | }; |
| 36 | |
| 37 | timer { |
| 38 | compatible = "arm,armv8-timer"; |
| 39 | interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */ |
| 40 | <1 14 0x8>, /* Physical Non-Secure PPI, active-low */ |
| 41 | <1 11 0x8>, /* Virtual PPI, active-low */ |
| 42 | <1 10 0x8>; /* Hypervisor PPI, active-low */ |
| 43 | }; |
| 44 | |
Ioana Ciornei | f86ce81 | 2023-03-15 13:04:11 +0200 | [diff] [blame] | 45 | sysclk: sysclk { |
| 46 | compatible = "fixed-clock"; |
| 47 | #clock-cells = <0>; |
| 48 | clock-frequency = <100000000>; |
| 49 | clock-output-names = "sysclk"; |
| 50 | }; |
| 51 | |
Ioana Ciornei | 923de4e | 2023-03-15 13:04:09 +0200 | [diff] [blame] | 52 | soc { |
| 53 | compatible = "simple-bus"; |
| 54 | #address-cells = <2>; |
| 55 | #size-cells = <2>; |
| 56 | ranges; |
| 57 | dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>; |
| 58 | |
Ioana Ciornei | f86ce81 | 2023-03-15 13:04:11 +0200 | [diff] [blame] | 59 | clockgen: clocking@1300000 { |
| 60 | compatible = "fsl,ls1088a-clockgen"; |
| 61 | reg = <0 0x1300000 0 0xa0000>; |
| 62 | #clock-cells = <2>; |
| 63 | clocks = <&sysclk>; |
| 64 | }; |
| 65 | |
| 66 | duart0: serial@21c0500 { |
Ioana Ciornei | 006bd1b | 2023-03-15 13:04:10 +0200 | [diff] [blame] | 67 | compatible = "fsl,ns16550", "ns16550a"; |
| 68 | reg = <0x0 0x21c0500 0x0 0x100>; |
Ioana Ciornei | f86ce81 | 2023-03-15 13:04:11 +0200 | [diff] [blame] | 69 | clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL |
| 70 | QORIQ_CLK_PLL_DIV(4)>; |
| 71 | interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>; |
| 72 | status = "disabled"; |
Ioana Ciornei | 006bd1b | 2023-03-15 13:04:10 +0200 | [diff] [blame] | 73 | }; |
| 74 | |
Ioana Ciornei | f86ce81 | 2023-03-15 13:04:11 +0200 | [diff] [blame] | 75 | duart1: serial@21c0600 { |
Ioana Ciornei | 006bd1b | 2023-03-15 13:04:10 +0200 | [diff] [blame] | 76 | compatible = "fsl,ns16550", "ns16550a"; |
| 77 | reg = <0x0 0x21c0600 0x0 0x100>; |
Ioana Ciornei | f86ce81 | 2023-03-15 13:04:11 +0200 | [diff] [blame] | 78 | clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL |
| 79 | QORIQ_CLK_PLL_DIV(4)>; |
| 80 | interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>; |
| 81 | status = "disabled"; |
Ioana Ciornei | 006bd1b | 2023-03-15 13:04:10 +0200 | [diff] [blame] | 82 | }; |
Mathew McBride | f6b411d | 2023-04-12 07:38:18 +0000 | [diff] [blame^] | 83 | |
| 84 | smmu: iommu@5000000 { |
| 85 | compatible = "arm,mmu-500"; |
| 86 | reg = <0 0x5000000 0 0x800000>; |
| 87 | #iommu-cells = <1>; |
| 88 | stream-match-mask = <0x7C00>; |
| 89 | dma-coherent; |
| 90 | #global-interrupts = <12>; |
| 91 | // global secure fault |
| 92 | interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, |
| 93 | // combined secure |
| 94 | <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, |
| 95 | // global non-secure fault |
| 96 | <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, |
| 97 | // combined non-secure |
| 98 | <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, |
| 99 | // performance counter interrupts 0-7 |
| 100 | <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, |
| 101 | <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, |
| 102 | <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, |
| 103 | <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, |
| 104 | <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>, |
| 105 | <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, |
| 106 | <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, |
| 107 | <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, |
| 108 | // per context interrupt, 64 interrupts |
| 109 | <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, |
| 110 | <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, |
| 111 | <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, |
| 112 | <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, |
| 113 | <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, |
| 114 | <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>, |
| 115 | <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, |
| 116 | <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, |
| 117 | <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, |
| 118 | <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, |
| 119 | <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, |
| 120 | <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, |
| 121 | <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, |
| 122 | <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>, |
| 123 | <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, |
| 124 | <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>, |
| 125 | <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>, |
| 126 | <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>, |
| 127 | <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>, |
| 128 | <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>, |
| 129 | <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>, |
| 130 | <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>, |
| 131 | <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, |
| 132 | <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>, |
| 133 | <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, |
| 134 | <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>, |
| 135 | <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, |
| 136 | <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>, |
| 137 | <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>, |
| 138 | <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>, |
| 139 | <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, |
| 140 | <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>, |
| 141 | <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, |
| 142 | <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>, |
| 143 | <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>, |
| 144 | <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, |
| 145 | <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, |
| 146 | <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, |
| 147 | <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, |
| 148 | <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, |
| 149 | <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, |
| 150 | <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, |
| 151 | <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, |
| 152 | <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, |
| 153 | <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, |
| 154 | <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, |
| 155 | <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, |
| 156 | <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>, |
| 157 | <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>, |
| 158 | <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>, |
| 159 | <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, |
| 160 | <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, |
| 161 | <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, |
| 162 | <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, |
| 163 | <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, |
| 164 | <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, |
| 165 | <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, |
| 166 | <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, |
| 167 | <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, |
| 168 | <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, |
| 169 | <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, |
| 170 | <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, |
| 171 | <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, |
| 172 | <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>; |
| 173 | }; |
Ioana Ciornei | 923de4e | 2023-03-15 13:04:09 +0200 | [diff] [blame] | 174 | }; |
| 175 | |
Chuanhua Han | 2f2767b | 2019-07-23 18:43:14 +0800 | [diff] [blame] | 176 | i2c0: i2c@2000000 { |
| 177 | compatible = "fsl,vf610-i2c"; |
| 178 | #address-cells = <1>; |
| 179 | #size-cells = <0>; |
| 180 | reg = <0x0 0x2000000 0x0 0x10000>; |
| 181 | interrupts = <0 34 4>; |
| 182 | }; |
| 183 | |
| 184 | i2c1: i2c@2010000 { |
| 185 | compatible = "fsl,vf610-i2c"; |
| 186 | #address-cells = <1>; |
| 187 | #size-cells = <0>; |
| 188 | reg = <0x0 0x2010000 0x0 0x10000>; |
| 189 | interrupts = <0 34 4>; |
| 190 | }; |
| 191 | |
| 192 | i2c2: i2c@2020000 { |
| 193 | compatible = "fsl,vf610-i2c"; |
| 194 | #address-cells = <1>; |
| 195 | #size-cells = <0>; |
| 196 | reg = <0x0 0x2020000 0x0 0x10000>; |
| 197 | interrupts = <0 35 4>; |
| 198 | }; |
| 199 | |
| 200 | i2c3: i2c@2030000 { |
| 201 | compatible = "fsl,vf610-i2c"; |
| 202 | #address-cells = <1>; |
| 203 | #size-cells = <0>; |
| 204 | reg = <0x0 0x2030000 0x0 0x10000>; |
| 205 | interrupts = <0 35 4>; |
| 206 | }; |
| 207 | |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 208 | dspi: dspi@2100000 { |
| 209 | compatible = "fsl,vf610-dspi"; |
| 210 | #address-cells = <1>; |
| 211 | #size-cells = <0>; |
| 212 | reg = <0x0 0x2100000 0x0 0x10000>; |
| 213 | interrupts = <0 26 0x4>; /* Level high type */ |
Michael Walle | 2de392c | 2021-10-13 18:14:18 +0200 | [diff] [blame] | 214 | spi-num-chipselects = <6>; |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 215 | }; |
| 216 | |
| 217 | qspi: quadspi@1550000 { |
Kuldeep Singh | 4c38087 | 2019-12-12 11:49:24 +0530 | [diff] [blame] | 218 | compatible = "fsl,ls1088a-qspi"; |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 219 | #address-cells = <1>; |
| 220 | #size-cells = <0>; |
| 221 | reg = <0x0 0x20c0000 0x0 0x10000>, |
| 222 | <0x0 0x20000000 0x0 0x10000000>; |
| 223 | reg-names = "QuadSPI", "QuadSPI-memory"; |
Kuldeep Singh | 46d908b | 2021-10-01 16:24:24 +0530 | [diff] [blame] | 224 | status = "disabled"; |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 225 | }; |
Yinbo Zhu | 26caa0e | 2018-09-25 14:47:09 +0800 | [diff] [blame] | 226 | |
| 227 | esdhc: esdhc@2140000 { |
| 228 | compatible = "fsl,esdhc"; |
| 229 | reg = <0x0 0x2140000 0x0 0x10000>; |
| 230 | interrupts = <0 28 0x4>; /* Level high type */ |
| 231 | little-endian; |
| 232 | bus-width = <4>; |
| 233 | }; |
| 234 | |
Biwen Li | 0f42d06 | 2021-02-05 19:01:53 +0800 | [diff] [blame] | 235 | gpio0: gpio@2300000 { |
| 236 | compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio"; |
| 237 | reg = <0x0 0x2300000 0x0 0x10000>; |
| 238 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; |
| 239 | little-endian; |
| 240 | gpio-controller; |
| 241 | #gpio-cells = <2>; |
| 242 | interrupt-controller; |
| 243 | #interrupt-cells = <2>; |
| 244 | }; |
| 245 | |
| 246 | gpio1: gpio@2310000 { |
| 247 | compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio"; |
| 248 | reg = <0x0 0x2310000 0x0 0x10000>; |
| 249 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; |
| 250 | little-endian; |
| 251 | gpio-controller; |
| 252 | #gpio-cells = <2>; |
| 253 | interrupt-controller; |
| 254 | #interrupt-cells = <2>; |
| 255 | }; |
| 256 | |
| 257 | gpio2: gpio@2320000 { |
| 258 | compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio"; |
| 259 | reg = <0x0 0x2320000 0x0 0x10000>; |
| 260 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
| 261 | little-endian; |
| 262 | gpio-controller; |
| 263 | #gpio-cells = <2>; |
| 264 | interrupt-controller; |
| 265 | #interrupt-cells = <2>; |
| 266 | }; |
| 267 | |
| 268 | gpio3: gpio@2330000 { |
| 269 | compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio"; |
| 270 | reg = <0x0 0x2330000 0x0 0x10000>; |
| 271 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
| 272 | little-endian; |
| 273 | gpio-controller; |
| 274 | #gpio-cells = <2>; |
| 275 | interrupt-controller; |
| 276 | #interrupt-cells = <2>; |
| 277 | }; |
| 278 | |
Ashish Kumar | 55fd8b9 | 2018-02-19 14:16:58 +0530 | [diff] [blame] | 279 | ifc: ifc@1530000 { |
| 280 | compatible = "fsl,ifc", "simple-bus"; |
| 281 | reg = <0x0 0x2240000 0x0 0x20000>; |
| 282 | interrupts = <0 21 0x4>; /* Level high type */ |
| 283 | }; |
Hou Zhiqiang | 6ae9a8c | 2017-09-04 10:47:53 +0800 | [diff] [blame] | 284 | |
Ran Wang | 9a43a6c | 2017-10-23 10:09:24 +0800 | [diff] [blame] | 285 | usb0: usb3@3100000 { |
| 286 | compatible = "fsl,layerscape-dwc3"; |
| 287 | reg = <0x0 0x3100000 0x0 0x10000>; |
| 288 | interrupts = <0 80 0x4>; /* Level high type */ |
| 289 | dr_mode = "host"; |
| 290 | }; |
| 291 | |
| 292 | usb1: usb3@3110000 { |
| 293 | compatible = "fsl,layerscape-dwc3"; |
| 294 | reg = <0x0 0x3110000 0x0 0x10000>; |
| 295 | interrupts = <0 81 0x4>; /* Level high type */ |
| 296 | dr_mode = "host"; |
| 297 | }; |
| 298 | |
Gaurav Jain | 994824c | 2022-03-24 11:50:34 +0530 | [diff] [blame] | 299 | crypto: crypto@8000000 { |
| 300 | compatible = "fsl,sec-v5.0", "fsl,sec-v4.0"; |
| 301 | fsl,sec-era = <8>; |
| 302 | #address-cells = <1>; |
| 303 | #size-cells = <1>; |
| 304 | ranges = <0x0 0x00 0x8000000 0x100000>; |
| 305 | reg = <0x00 0x8000000 0x0 0x100000>; |
| 306 | interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; |
| 307 | dma-coherent; |
| 308 | |
| 309 | sec_jr0: jr@10000 { |
| 310 | compatible = "fsl,sec-v5.0-job-ring", |
| 311 | "fsl,sec-v4.0-job-ring"; |
| 312 | reg = <0x10000 0x10000>; |
| 313 | interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; |
| 314 | }; |
| 315 | |
| 316 | sec_jr1: jr@20000 { |
| 317 | compatible = "fsl,sec-v5.0-job-ring", |
| 318 | "fsl,sec-v4.0-job-ring"; |
| 319 | reg = <0x20000 0x10000>; |
| 320 | interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>; |
| 321 | }; |
| 322 | |
| 323 | sec_jr2: jr@30000 { |
| 324 | compatible = "fsl,sec-v5.0-job-ring", |
| 325 | "fsl,sec-v4.0-job-ring"; |
| 326 | reg = <0x30000 0x10000>; |
| 327 | interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>; |
| 328 | }; |
| 329 | |
| 330 | sec_jr3: jr@40000 { |
| 331 | compatible = "fsl,sec-v5.0-job-ring", |
| 332 | "fsl,sec-v4.0-job-ring"; |
| 333 | reg = <0x40000 0x10000>; |
| 334 | interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; |
| 335 | }; |
| 336 | }; |
| 337 | |
Wasim Khan | 5c1ac22 | 2020-09-28 16:26:09 +0530 | [diff] [blame] | 338 | pcie1: pcie@3400000 { |
Hou Zhiqiang | 6ae9a8c | 2017-09-04 10:47:53 +0800 | [diff] [blame] | 339 | compatible = "fsl,ls-pcie", "snps,dw-pcie"; |
| 340 | reg = <0x00 0x03400000 0x0 0x80000 /* dbi registers */ |
| 341 | 0x00 0x03480000 0x0 0x80000 /* lut registers */ |
| 342 | 0x00 0x034c0000 0x0 0x40000 /* pf controls registers */ |
| 343 | 0x20 0x00000000 0x0 0x20000>; /* configuration space */ |
| 344 | reg-names = "dbi", "lut", "ctrl", "config"; |
| 345 | #address-cells = <3>; |
| 346 | #size-cells = <2>; |
| 347 | device_type = "pci"; |
| 348 | num-lanes = <4>; |
| 349 | bus-range = <0x0 0xff>; |
| 350 | ranges = <0x81000000 0x0 0x00000000 0x20 0x00020000 0x0 0x00010000 /* downstream I/O */ |
| 351 | 0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ |
| 352 | }; |
| 353 | |
Wasim Khan | 5c1ac22 | 2020-09-28 16:26:09 +0530 | [diff] [blame] | 354 | pcie2: pcie@3500000 { |
Hou Zhiqiang | 6ae9a8c | 2017-09-04 10:47:53 +0800 | [diff] [blame] | 355 | compatible = "fsl,ls-pcie", "snps,dw-pcie"; |
| 356 | reg = <0x00 0x03500000 0x0 0x80000 /* dbi registers */ |
| 357 | 0x00 0x03580000 0x0 0x80000 /* lut registers */ |
| 358 | 0x00 0x035c0000 0x0 0x40000 /* pf controls registers */ |
| 359 | 0x28 0x00000000 0x0 0x20000>; /* configuration space */ |
| 360 | reg-names = "dbi", "lut", "ctrl", "config"; |
| 361 | #address-cells = <3>; |
| 362 | #size-cells = <2>; |
| 363 | device_type = "pci"; |
| 364 | num-lanes = <4>; |
| 365 | bus-range = <0x0 0xff>; |
| 366 | ranges = <0x81000000 0x0 0x00000000 0x28 0x00020000 0x0 0x00010000 /* downstream I/O */ |
| 367 | 0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ |
| 368 | }; |
| 369 | |
Wasim Khan | 5c1ac22 | 2020-09-28 16:26:09 +0530 | [diff] [blame] | 370 | pcie3: pcie@3600000 { |
Hou Zhiqiang | 6ae9a8c | 2017-09-04 10:47:53 +0800 | [diff] [blame] | 371 | compatible = "fsl,ls-pcie", "snps,dw-pcie"; |
| 372 | reg = <0x00 0x03600000 0x0 0x80000 /* dbi registers */ |
| 373 | 0x00 0x03680000 0x0 0x80000 /* lut registers */ |
| 374 | 0x00 0x036c0000 0x0 0x40000 /* pf controls registers */ |
| 375 | 0x30 0x00000000 0x0 0x20000>; /* configuration space */ |
| 376 | reg-names = "dbi", "lut", "ctrl", "config"; |
| 377 | #address-cells = <3>; |
| 378 | #size-cells = <2>; |
| 379 | device_type = "pci"; |
| 380 | num-lanes = <8>; |
| 381 | bus-range = <0x0 0xff>; |
| 382 | ranges = <0x81000000 0x0 0x00000000 0x30 0x00020000 0x0 0x00010000 /* downstream I/O */ |
| 383 | 0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ |
| 384 | }; |
Peng Ma | 47ab834 | 2018-10-22 10:39:50 +0800 | [diff] [blame] | 385 | |
| 386 | sata: sata@3200000 { |
| 387 | compatible = "fsl,ls1088a-ahci"; |
Peng Ma | e70d362 | 2019-04-17 10:10:49 +0000 | [diff] [blame] | 388 | reg = <0x0 0x3200000 0x0 0x10000 /* ccsr sata base */ |
| 389 | 0x7 0x100520 0x0 0x4>; /* ecc sata addr*/ |
Michael Walle | 0234b5f | 2021-10-13 18:14:20 +0200 | [diff] [blame] | 390 | reg-names = "ahci", "sata-ecc"; |
Peng Ma | 47ab834 | 2018-10-22 10:39:50 +0800 | [diff] [blame] | 391 | interrupts = <0 133 4>; |
| 392 | status = "disabled"; |
| 393 | }; |
| 394 | |
Mathew McBride | 505ca5d | 2019-10-18 14:27:53 +1100 | [diff] [blame] | 395 | psci { |
| 396 | compatible = "arm,psci-0.2"; |
| 397 | method = "smc"; |
| 398 | }; |
| 399 | |
Ioana Ciornei | e62ae82 | 2020-03-18 16:47:46 +0200 | [diff] [blame] | 400 | fsl_mc: fsl-mc@80c000000 { |
| 401 | compatible = "fsl,qoriq-mc", "simple-mfd"; |
| 402 | reg = <0x00000008 0x0c000000 0 0x40>, /* MC portal base */ |
| 403 | <0x00000000 0x08340000 0 0x40000>; /* MC control reg */ |
| 404 | #address-cells = <3>; |
| 405 | #size-cells = <1>; |
| 406 | |
| 407 | /* |
| 408 | * Region type 0x0 - MC portals |
| 409 | * Region type 0x1 - QBMAN portals |
| 410 | */ |
| 411 | ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000 |
| 412 | 0x1 0x0 0x0 0x8 0x18000000 0x8000000>; |
| 413 | |
| 414 | dpmacs { |
| 415 | compatible = "simple-mfd"; |
| 416 | #address-cells = <1>; |
| 417 | #size-cells = <0>; |
| 418 | |
| 419 | dpmac1: dpmac@1 { |
| 420 | compatible = "fsl,qoriq-mc-dpmac"; |
| 421 | reg = <0x1>; |
| 422 | status = "disabled"; |
| 423 | }; |
| 424 | |
| 425 | dpmac2: dpmac@2 { |
| 426 | compatible = "fsl,qoriq-mc-dpmac"; |
| 427 | reg = <0x2>; |
| 428 | status = "disabled"; |
| 429 | }; |
| 430 | |
| 431 | dpmac3: dpmac@3 { |
| 432 | compatible = "fsl,qoriq-mc-dpmac"; |
| 433 | reg = <0x3>; |
| 434 | status = "disabled"; |
| 435 | }; |
| 436 | |
| 437 | dpmac4: dpmac@4 { |
| 438 | compatible = "fsl,qoriq-mc-dpmac"; |
| 439 | reg = <0x4>; |
| 440 | status = "disabled"; |
| 441 | }; |
| 442 | |
| 443 | dpmac5: dpmac@5 { |
| 444 | compatible = "fsl,qoriq-mc-dpmac"; |
| 445 | reg = <0x5>; |
| 446 | status = "disabled"; |
| 447 | }; |
| 448 | |
| 449 | dpmac6: dpmac@6 { |
| 450 | compatible = "fsl,qoriq-mc-dpmac"; |
| 451 | reg = <0x6>; |
| 452 | status = "disabled"; |
| 453 | }; |
| 454 | |
| 455 | dpmac7: dpmac@7 { |
| 456 | compatible = "fsl,qoriq-mc-dpmac"; |
| 457 | reg = <0x7>; |
| 458 | status = "disabled"; |
| 459 | }; |
| 460 | |
| 461 | dpmac8: dpmac@8 { |
| 462 | compatible = "fsl,qoriq-mc-dpmac"; |
| 463 | reg = <0x8>; |
| 464 | status = "disabled"; |
| 465 | }; |
| 466 | |
| 467 | dpmac9: dpmac@9 { |
| 468 | compatible = "fsl,qoriq-mc-dpmac"; |
| 469 | reg = <0x9>; |
| 470 | status = "disabled"; |
| 471 | }; |
| 472 | |
| 473 | dpmac10: dpmac@a { |
| 474 | compatible = "fsl,qoriq-mc-dpmac"; |
| 475 | reg = <0xa>; |
| 476 | status = "disabled"; |
| 477 | }; |
| 478 | }; |
| 479 | }; |
| 480 | |
Ioana Ciornei | df3b8c5 | 2020-03-18 16:47:43 +0200 | [diff] [blame] | 481 | emdio1: mdio@8B96000 { |
| 482 | compatible = "fsl,ls-mdio"; |
| 483 | reg = <0x0 0x8B96000 0x0 0x1000>; |
| 484 | #address-cells = <1>; |
| 485 | #size-cells = <0>; |
| 486 | status = "disabled"; |
| 487 | }; |
| 488 | |
| 489 | emdio2: mdio@8B97000 { |
| 490 | compatible = "fsl,ls-mdio"; |
| 491 | reg = <0x0 0x8B97000 0x0 0x1000>; |
| 492 | #address-cells = <1>; |
| 493 | #size-cells = <0>; |
| 494 | status = "disabled"; |
| 495 | }; |
Ashish Kumar | b25faa2 | 2017-08-31 16:12:53 +0530 | [diff] [blame] | 496 | }; |