blob: 8c870b00e807f89b17c51ad29b1be6e27ad4726c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Li Yang5f999732011-07-26 09:50:46 -05004 */
5
6/*
7 * QorIQ RDB boards configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
York Sun1dc69a62016-11-17 13:12:38 -080012#if defined(CONFIG_TARGET_P1020MBG)
Scott Wood98c02b52012-08-20 13:16:30 +000013#define CONFIG_BOARDNAME "P1020MBG-PC"
Li Yang5f999732011-07-26 09:50:46 -050014#define CONFIG_VSC7385_ENET
15#define CONFIG_SLIC
16#define __SW_BOOT_MASK 0x03
17#define __SW_BOOT_NOR 0xe4
18#define __SW_BOOT_SD 0x54
Scott Wood03fedda2012-10-12 18:02:24 -050019#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050020#endif
21
York Sun8f250f92016-11-17 13:53:54 -080022#if defined(CONFIG_TARGET_P1020UTM)
Scott Wood98c02b52012-08-20 13:16:30 +000023#define CONFIG_BOARDNAME "P1020UTM-PC"
Li Yang5f999732011-07-26 09:50:46 -050024#define __SW_BOOT_MASK 0x03
25#define __SW_BOOT_NOR 0xe0
26#define __SW_BOOT_SD 0x50
Scott Wood03fedda2012-10-12 18:02:24 -050027#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050028#endif
29
York Sun443108bf2016-11-17 13:52:44 -080030#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Wood98c02b52012-08-20 13:16:30 +000031#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050032#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050033#define CONFIG_VSC7385_ENET
34#define CONFIG_SLIC
35#define __SW_BOOT_MASK 0x03
36#define __SW_BOOT_NOR 0x5c
37#define __SW_BOOT_SPI 0x1c
38#define __SW_BOOT_SD 0x9c
39#define __SW_BOOT_NAND 0xec
40#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050041#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050042#endif
43
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080044/*
45 * P1020RDB-PD board has user selectable switches for evaluating different
46 * frequency and boot options for the P1020 device. The table that
47 * follow describe the available options. The front six binary number was in
48 * accordance with SW3[1:6].
49 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
50 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
51 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
52 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
53 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
54 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
55 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
56 */
York Sun06732382016-11-17 13:53:33 -080057#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080058#define CONFIG_BOARDNAME "P1020RDB-PD"
59#define CONFIG_NAND_FSL_ELBC
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080060#define CONFIG_VSC7385_ENET
61#define CONFIG_SLIC
62#define __SW_BOOT_MASK 0x03
63#define __SW_BOOT_NOR 0x64
64#define __SW_BOOT_SPI 0x34
65#define __SW_BOOT_SD 0x24
66#define __SW_BOOT_NAND 0x44
67#define __SW_BOOT_PCIE 0x74
68#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080069/*
70 * Dynamic MTD Partition support with mtdparts
71 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080072#endif
73
York Sunba38a352016-11-17 13:43:18 -080074#if defined(CONFIG_TARGET_P1021RDB)
Scott Wood98c02b52012-08-20 13:16:30 +000075#define CONFIG_BOARDNAME "P1021RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050076#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050077#define CONFIG_QE
Li Yang5f999732011-07-26 09:50:46 -050078#define CONFIG_VSC7385_ENET
79#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
80 addresses in the LBC */
81#define __SW_BOOT_MASK 0x03
82#define __SW_BOOT_NOR 0x5c
83#define __SW_BOOT_SPI 0x1c
84#define __SW_BOOT_SD 0x9c
85#define __SW_BOOT_NAND 0xec
86#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050087#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080088/*
89 * Dynamic MTD Partition support with mtdparts
90 */
Li Yang5f999732011-07-26 09:50:46 -050091#endif
92
York Sun028f29c2016-11-17 13:48:39 -080093#if defined(CONFIG_TARGET_P1024RDB)
Li Yang5f999732011-07-26 09:50:46 -050094#define CONFIG_BOARDNAME "P1024RDB"
95#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050096#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -050097#define __SW_BOOT_MASK 0xf3
98#define __SW_BOOT_NOR 0x00
99#define __SW_BOOT_SPI 0x08
100#define __SW_BOOT_SD 0x04
101#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500102#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500103#endif
104
York Suncc05c622016-11-17 14:10:14 -0800105#if defined(CONFIG_TARGET_P1025RDB)
Li Yang5f999732011-07-26 09:50:46 -0500106#define CONFIG_BOARDNAME "P1025RDB"
107#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500108#define CONFIG_QE
109#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -0500110
111#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
112 addresses in the LBC */
113#define __SW_BOOT_MASK 0xf3
114#define __SW_BOOT_NOR 0x00
115#define __SW_BOOT_SPI 0x08
116#define __SW_BOOT_SD 0x04
117#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500118#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500119#endif
120
York Sun9c01ff22016-11-17 14:19:18 -0800121#if defined(CONFIG_TARGET_P2020RDB)
122#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -0500123#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500124#define CONFIG_VSC7385_ENET
125#define __SW_BOOT_MASK 0x03
126#define __SW_BOOT_NOR 0xc8
127#define __SW_BOOT_SPI 0x28
128#define __SW_BOOT_SD 0x68 /* or 0x18 */
129#define __SW_BOOT_NAND 0xe8
130#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -0500131#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800132/*
133 * Dynamic MTD Partition support with mtdparts
134 */
Li Yang5f999732011-07-26 09:50:46 -0500135#endif
136
137#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +0800138#define CONFIG_SPL_FLUSH_IMAGE
139#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800140#define CONFIG_SPL_PAD_TO 0x20000
141#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530142#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800143#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
144#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800145#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800146#define CONFIG_SYS_MPC85XX_NO_RESETVEC
147#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
148#define CONFIG_SPL_MMC_BOOT
149#ifdef CONFIG_SPL_BUILD
150#define CONFIG_SPL_COMMON_INIT_DDR
151#endif
Li Yang5f999732011-07-26 09:50:46 -0500152#endif
153
154#ifdef CONFIG_SPIFLASH
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800155#define CONFIG_SPL_SPI_FLASH_MINIMAL
156#define CONFIG_SPL_FLUSH_IMAGE
157#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800158#define CONFIG_SPL_PAD_TO 0x20000
159#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530160#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800161#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
162#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800163#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800164#define CONFIG_SYS_MPC85XX_NO_RESETVEC
165#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
166#define CONFIG_SPL_SPI_BOOT
167#ifdef CONFIG_SPL_BUILD
168#define CONFIG_SPL_COMMON_INIT_DDR
169#endif
Li Yang5f999732011-07-26 09:50:46 -0500170#endif
171
Scott Wood6915cc22012-09-21 16:31:00 -0500172#ifdef CONFIG_NAND
Ying Zhangb8b404d2013-09-06 17:30:58 +0800173#ifdef CONFIG_TPL_BUILD
174#define CONFIG_SPL_NAND_BOOT
175#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800176#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800177#define CONFIG_SPL_COMMON_INIT_DDR
178#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -0500179#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Ying Zhangb8b404d2013-09-06 17:30:58 +0800180#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530181#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800182#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
183#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
184#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
185#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500186#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500187#define CONFIG_SPL_FLUSH_IMAGE
188#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000189#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800190#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
191#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
192#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
193#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
194#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500195
Ying Zhangb8b404d2013-09-06 17:30:58 +0800196#define CONFIG_SPL_PAD_TO 0x20000
197#define CONFIG_TPL_PAD_TO 0x20000
198#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangb8b404d2013-09-06 17:30:58 +0800199#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Li Yang5f999732011-07-26 09:50:46 -0500200#endif
201
Li Yang5f999732011-07-26 09:50:46 -0500202#ifndef CONFIG_RESET_VECTOR_ADDRESS
203#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
204#endif
205
206#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rini0a01a442019-01-22 17:09:24 -0500207#ifdef CONFIG_TPL_BUILD
208#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
209#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500210#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
211#else
Li Yang5f999732011-07-26 09:50:46 -0500212#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
213#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500214#endif
Li Yang5f999732011-07-26 09:50:46 -0500215
Robert P. J. Daya8099812016-05-03 19:52:49 -0400216#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
217#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500218#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +0000219#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Li Yang5f999732011-07-26 09:50:46 -0500220#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
221#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
222
Li Yang5f999732011-07-26 09:50:46 -0500223#define CONFIG_ENV_OVERWRITE
224
Li Yang5f999732011-07-26 09:50:46 -0500225#define CONFIG_SYS_SATA_MAX_DEVICE 2
Li Yang5f999732011-07-26 09:50:46 -0500226#define CONFIG_LBA48
227
York Sun9c01ff22016-11-17 14:19:18 -0800228#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -0500229#define CONFIG_SYS_CLK_FREQ 100000000
230#else
231#define CONFIG_SYS_CLK_FREQ 66666666
232#endif
233#define CONFIG_DDR_CLK_FREQ 66666666
234
235#define CONFIG_HWCONFIG
236/*
237 * These can be toggled for performance analysis, otherwise use default.
238 */
239#define CONFIG_L2_CACHE
240#define CONFIG_BTB
241
Li Yang5f999732011-07-26 09:50:46 -0500242#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500243
244#ifdef CONFIG_PHYS_64BIT
245#define CONFIG_ADDR_MAP 1
246#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
247#endif
248
249#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
250#define CONFIG_SYS_MEMTEST_END 0x1fffffff
Li Yang5f999732011-07-26 09:50:46 -0500251
252#define CONFIG_SYS_CCSRBAR 0xffe00000
253#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
254
255/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
256 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500257#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500258#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
259#endif
260
261/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000262#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500263#define CONFIG_DDR_SPD
264#define CONFIG_SYS_SPD_BUS_NUM 1
265#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500266
York Sun06732382016-11-17 13:53:33 -0800267#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500268#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
269#define CONFIG_CHIP_SELECTS_PER_CTRL 2
270#else
271#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
272#define CONFIG_CHIP_SELECTS_PER_CTRL 1
273#endif
274#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
275#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
276#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
277
Li Yang5f999732011-07-26 09:50:46 -0500278#define CONFIG_DIMM_SLOTS_PER_CTLR 1
279
280/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800281#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500282#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
283#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
284#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
285#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
286#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
287#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
288
289#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
290#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
291#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
292#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
293
294#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
295#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
296#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
297#define CONFIG_SYS_DDR_RCW_1 0x00000000
298#define CONFIG_SYS_DDR_RCW_2 0x00000000
299#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
300#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
301#define CONFIG_SYS_DDR_TIMING_4 0x00220001
302#define CONFIG_SYS_DDR_TIMING_5 0x03402400
303
304#define CONFIG_SYS_DDR_TIMING_3 0x00020000
305#define CONFIG_SYS_DDR_TIMING_0 0x00330004
306#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
307#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
308#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
309#define CONFIG_SYS_DDR_MODE_1 0x40461520
310#define CONFIG_SYS_DDR_MODE_2 0x8000c000
311#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
312#endif
313
314#undef CONFIG_CLOCKS_IN_MHZ
315
316/*
317 * Memory map
318 *
Scott Wood5e621872012-10-02 19:35:18 -0500319 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500320 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500321 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500322 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
323 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500324 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
325 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
326 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
327 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500328 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500329 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500330 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500331 */
332
Li Yang5f999732011-07-26 09:50:46 -0500333/*
334 * Local Bus Definitions
335 */
York Sun06732382016-11-17 13:53:33 -0800336#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500337#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
338#define CONFIG_SYS_FLASH_BASE 0xec000000
York Sun8f250f92016-11-17 13:53:54 -0800339#elif defined(CONFIG_TARGET_P1020UTM)
Li Yang5f999732011-07-26 09:50:46 -0500340#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
341#define CONFIG_SYS_FLASH_BASE 0xee000000
342#else
343#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
344#define CONFIG_SYS_FLASH_BASE 0xef000000
345#endif
346
Li Yang5f999732011-07-26 09:50:46 -0500347#ifdef CONFIG_PHYS_64BIT
348#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
349#else
350#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
351#endif
352
Timur Tabib56570c2012-07-06 07:39:26 +0000353#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500354 | BR_PS_16 | BR_V)
355
356#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
357
358#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
359#define CONFIG_SYS_FLASH_QUIET_TEST
360#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
361
362#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
363
364#undef CONFIG_SYS_FLASH_CHECKSUM
365#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
366#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
367
Li Yang5f999732011-07-26 09:50:46 -0500368#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500369
370/* Nand Flash */
371#ifdef CONFIG_NAND_FSL_ELBC
372#define CONFIG_SYS_NAND_BASE 0xff800000
373#ifdef CONFIG_PHYS_64BIT
374#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
375#else
376#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
377#endif
378
379#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
380#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sun06732382016-11-17 13:53:33 -0800381#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800382#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
383#else
Li Yang5f999732011-07-26 09:50:46 -0500384#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800385#endif
Li Yang5f999732011-07-26 09:50:46 -0500386
Timur Tabib56570c2012-07-06 07:39:26 +0000387#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500388 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
389 | BR_PS_8 /* Port Size = 8 bit */ \
390 | BR_MS_FCM /* MSEL = FCM */ \
391 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800392#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800393#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
394 | OR_FCM_PGS /* Large Page*/ \
395 | OR_FCM_CSCT \
396 | OR_FCM_CST \
397 | OR_FCM_CHT \
398 | OR_FCM_SCY_1 \
399 | OR_FCM_TRLX \
400 | OR_FCM_EHTR)
401#else
Li Yang5f999732011-07-26 09:50:46 -0500402#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
403 | OR_FCM_CSCT \
404 | OR_FCM_CST \
405 | OR_FCM_CHT \
406 | OR_FCM_SCY_1 \
407 | OR_FCM_TRLX \
408 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800409#endif
Li Yang5f999732011-07-26 09:50:46 -0500410#endif /* CONFIG_NAND_FSL_ELBC */
411
Li Yang5f999732011-07-26 09:50:46 -0500412#define CONFIG_SYS_INIT_RAM_LOCK
413#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
414#ifdef CONFIG_PHYS_64BIT
415#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
416#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
417/* The assembler doesn't like typecast */
418#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
419 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
420 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
421#else
422/* Initial L1 address */
423#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
424#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
425#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
426#endif
427/* Size of used area in RAM */
428#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
429
430#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
431 GENERATED_GBL_DATA_SIZE)
432#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
433
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530434#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500435#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
436
437#define CONFIG_SYS_CPLD_BASE 0xffa00000
438#ifdef CONFIG_PHYS_64BIT
439#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
440#else
441#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
442#endif
443/* CPLD config size: 1Mb */
444#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
445 BR_PS_8 | BR_V)
446#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
447
448#define CONFIG_SYS_PMC_BASE 0xff980000
449#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
450#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
451 BR_PS_8 | BR_V)
452#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
453 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
454 OR_GPCM_EAD)
455
Scott Wood6915cc22012-09-21 16:31:00 -0500456#ifdef CONFIG_NAND
Li Yang5f999732011-07-26 09:50:46 -0500457#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
458#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
459#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
460#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
461#else
462#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
463#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
464#ifdef CONFIG_NAND_FSL_ELBC
465#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
466#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
467#endif
468#endif
469#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
470#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
471
Li Yang5f999732011-07-26 09:50:46 -0500472/* Vsc7385 switch */
473#ifdef CONFIG_VSC7385_ENET
474#define CONFIG_SYS_VSC7385_BASE 0xffb00000
475
476#ifdef CONFIG_PHYS_64BIT
477#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
478#else
479#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
480#endif
481
482#define CONFIG_SYS_VSC7385_BR_PRELIM \
483 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
484#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
485 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
486 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
487
488#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
489#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
490
491/* The size of the VSC7385 firmware image */
492#define CONFIG_VSC7385_IMAGE_SIZE 8192
493#endif
494
Ying Zhang28027d72013-09-06 17:30:56 +0800495/*
496 * Config the L2 Cache as L2 SRAM
497*/
498#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800499#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800500#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
501#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
502#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
503#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800504#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800505#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800506#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800507#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800508#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
509#else
510#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
511#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800512#elif defined(CONFIG_NAND)
513#ifdef CONFIG_TPL_BUILD
514#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
515#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
516#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
517#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
518#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
519#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
520#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
521#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
522#else
523#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
524#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
525#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
526#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
527#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
528#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800529#endif
530#endif
531
Li Yang5f999732011-07-26 09:50:46 -0500532/* Serial Port - controlled on board with jumper J8
533 * open - index 2
534 * shorted - index 1
535 */
Li Yang5f999732011-07-26 09:50:46 -0500536#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500537#define CONFIG_SYS_NS16550_SERIAL
538#define CONFIG_SYS_NS16550_REG_SIZE 1
539#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800540#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500541#define CONFIG_NS16550_MIN_FUNCTIONS
542#endif
543
544#define CONFIG_SYS_BAUDRATE_TABLE \
545 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
546
547#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
548#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
549
Li Yang5f999732011-07-26 09:50:46 -0500550/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200551#define CONFIG_SYS_I2C
552#define CONFIG_SYS_I2C_FSL
553#define CONFIG_SYS_FSL_I2C_SPEED 400000
554#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
555#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
556#define CONFIG_SYS_FSL_I2C2_SPEED 400000
557#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
558#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
559#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Li Yang5f999732011-07-26 09:50:46 -0500560#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Li Yang5f999732011-07-26 09:50:46 -0500561#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
562
563/*
564 * I2C2 EEPROM
565 */
566#undef CONFIG_ID_EEPROM
567
568#define CONFIG_RTC_PT7C4338
569#define CONFIG_SYS_I2C_RTC_ADDR 0x68
570#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
571
572/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500573#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
574#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
575#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
576
Li Yang5f999732011-07-26 09:50:46 -0500577#if defined(CONFIG_PCI)
578/*
579 * General PCI
580 * Memory space is mapped 1-1, but I/O space must start from 0.
581 */
582
583/* controller 2, direct to uli, tgtid 2, Base address 9000 */
584#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
585#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
586#ifdef CONFIG_PHYS_64BIT
587#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
588#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
589#else
590#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
591#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
592#endif
593#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
594#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
595#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
596#ifdef CONFIG_PHYS_64BIT
597#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
598#else
599#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
600#endif
601#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
602
603/* controller 1, Slot 2, tgtid 1, Base address a000 */
604#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
605#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
606#ifdef CONFIG_PHYS_64BIT
607#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
608#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
609#else
610#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
611#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
612#endif
613#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
614#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
615#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
616#ifdef CONFIG_PHYS_64BIT
617#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
618#else
619#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
620#endif
621#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
622
Li Yang5f999732011-07-26 09:50:46 -0500623#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500624#endif /* CONFIG_PCI */
625
626#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500627#define CONFIG_TSEC1
628#define CONFIG_TSEC1_NAME "eTSEC1"
629#define CONFIG_TSEC2
630#define CONFIG_TSEC2_NAME "eTSEC2"
631#define CONFIG_TSEC3
632#define CONFIG_TSEC3_NAME "eTSEC3"
633
634#define TSEC1_PHY_ADDR 2
635#define TSEC2_PHY_ADDR 0
636#define TSEC3_PHY_ADDR 1
637
638#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
639#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
640#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
641
642#define TSEC1_PHYIDX 0
643#define TSEC2_PHYIDX 0
644#define TSEC3_PHYIDX 0
645
646#define CONFIG_ETHPRIME "eTSEC1"
647
Li Yang5f999732011-07-26 09:50:46 -0500648#define CONFIG_HAS_ETH0
649#define CONFIG_HAS_ETH1
650#define CONFIG_HAS_ETH2
651#endif /* CONFIG_TSEC_ENET */
652
653#ifdef CONFIG_QE
654/* QE microcode/firmware address */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600655#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800656#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
Timur Tabi275f4bb2011-11-22 09:21:25 -0600657#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
Li Yang5f999732011-07-26 09:50:46 -0500658#endif /* CONFIG_QE */
659
York Suncc05c622016-11-17 14:10:14 -0800660#ifdef CONFIG_TARGET_P1025RDB
Li Yang5f999732011-07-26 09:50:46 -0500661/*
662 * QE UEC ethernet configuration
663 */
664#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
665
666#undef CONFIG_UEC_ETH
667#define CONFIG_PHY_MODE_NEED_CHANGE
668
669#define CONFIG_UEC_ETH1 /* ETH1 */
670#define CONFIG_HAS_ETH0
671
672#ifdef CONFIG_UEC_ETH1
673#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
674#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
675#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
676#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
677#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
678#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
679#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
680#endif /* CONFIG_UEC_ETH1 */
681
682#define CONFIG_UEC_ETH5 /* ETH5 */
683#define CONFIG_HAS_ETH1
684
685#ifdef CONFIG_UEC_ETH5
686#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
687#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
688#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
689#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
690#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
691#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
692#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
693#endif /* CONFIG_UEC_ETH5 */
York Suncc05c622016-11-17 14:10:14 -0800694#endif /* CONFIG_TARGET_P1025RDB */
Li Yang5f999732011-07-26 09:50:46 -0500695
696/*
697 * Environment
698 */
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800699#ifdef CONFIG_SPIFLASH
Li Yang5f999732011-07-26 09:50:46 -0500700#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
701#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
702#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang28027d72013-09-06 17:30:56 +0800703#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000704#define CONFIG_FSL_FIXED_MMC_LOCATION
Li Yang5f999732011-07-26 09:50:46 -0500705#define CONFIG_ENV_SIZE 0x2000
706#define CONFIG_SYS_MMC_ENV_DEV 0
Scott Wood6915cc22012-09-21 16:31:00 -0500707#elif defined(CONFIG_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800708#ifdef CONFIG_TPL_BUILD
709#define CONFIG_ENV_SIZE 0x2000
710#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
711#else
Li Yang5f999732011-07-26 09:50:46 -0500712#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800713#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800714#define CONFIG_ENV_OFFSET (1024 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500715#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Scott Wood6915cc22012-09-21 16:31:00 -0500716#elif defined(CONFIG_SYS_RAMBOOT)
Li Yang5f999732011-07-26 09:50:46 -0500717#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
718#define CONFIG_ENV_SIZE 0x2000
Li Yang5f999732011-07-26 09:50:46 -0500719#else
Li Yang5f999732011-07-26 09:50:46 -0500720#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Li Yang5f999732011-07-26 09:50:46 -0500721#define CONFIG_ENV_SIZE 0x2000
722#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
723#endif
724
725#define CONFIG_LOADS_ECHO /* echo on for serial download */
726#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
727
728/*
Li Yang5f999732011-07-26 09:50:46 -0500729 * USB
730 */
731#define CONFIG_HAS_FSL_DR_USB
732
733#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400734#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500735#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
736#define CONFIG_USB_EHCI_FSL
Li Yang5f999732011-07-26 09:50:46 -0500737#endif
738#endif
739
York Sun06732382016-11-17 13:53:33 -0800740#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530741#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
742#endif
743
Li Yang5f999732011-07-26 09:50:46 -0500744#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500745#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500746#endif
747
Li Yang5f999732011-07-26 09:50:46 -0500748#undef CONFIG_WATCHDOG /* watchdog disabled */
749
750/*
751 * Miscellaneous configurable options
752 */
Li Yang5f999732011-07-26 09:50:46 -0500753#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Li Yang5f999732011-07-26 09:50:46 -0500754
755/*
756 * For booting Linux, the board info and command line data
757 * have to be in the first 64 MB of memory, since this is
758 * the maximum mapped by the Linux kernel during initialization.
759 */
760#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
761#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
762
763#if defined(CONFIG_CMD_KGDB)
764#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Li Yang5f999732011-07-26 09:50:46 -0500765#endif
766
767/*
768 * Environment Configuration
769 */
Mario Six790d8442018-03-28 14:38:20 +0200770#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000771#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000772#define CONFIG_BOOTFILE "uImage"
Li Yang5f999732011-07-26 09:50:46 -0500773#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
774
775/* default location for tftp and bootm */
776#define CONFIG_LOADADDR 1000000
777
Li Yang5f999732011-07-26 09:50:46 -0500778#ifdef __SW_BOOT_NOR
779#define __NOR_RST_CMD \
780norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
781i2c mw 18 3 __SW_BOOT_MASK 1; reset
782#endif
783#ifdef __SW_BOOT_SPI
784#define __SPI_RST_CMD \
785spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
786i2c mw 18 3 __SW_BOOT_MASK 1; reset
787#endif
788#ifdef __SW_BOOT_SD
789#define __SD_RST_CMD \
790sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
791i2c mw 18 3 __SW_BOOT_MASK 1; reset
792#endif
793#ifdef __SW_BOOT_NAND
794#define __NAND_RST_CMD \
795nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
796i2c mw 18 3 __SW_BOOT_MASK 1; reset
797#endif
798#ifdef __SW_BOOT_PCIE
799#define __PCIE_RST_CMD \
800pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
801i2c mw 18 3 __SW_BOOT_MASK 1; reset
802#endif
803
804#define CONFIG_EXTRA_ENV_SETTINGS \
805"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200806"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500807"loadaddr=1000000\0" \
808"bootfile=uImage\0" \
809"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200810 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
811 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
812 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
813 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
814 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500815"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
816"consoledev=ttyS0\0" \
817"ramdiskaddr=2000000\0" \
818"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500819"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500820"bdev=sda1\0" \
821"jffs2nor=mtdblock3\0" \
822"norbootaddr=ef080000\0" \
823"norfdtaddr=ef040000\0" \
824"jffs2nand=mtdblock9\0" \
825"nandbootaddr=100000\0" \
826"nandfdtaddr=80000\0" \
827"ramdisk_size=120000\0" \
828"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
829"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200830__stringify(__NOR_RST_CMD)"\0" \
831__stringify(__SPI_RST_CMD)"\0" \
832__stringify(__SD_RST_CMD)"\0" \
833__stringify(__NAND_RST_CMD)"\0" \
834__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500835
836#define CONFIG_NFSBOOTCOMMAND \
837"setenv bootargs root=/dev/nfs rw " \
838"nfsroot=$serverip:$rootpath " \
839"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
840"console=$consoledev,$baudrate $othbootargs;" \
841"tftp $loadaddr $bootfile;" \
842"tftp $fdtaddr $fdtfile;" \
843"bootm $loadaddr - $fdtaddr"
844
845#define CONFIG_HDBOOT \
846"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
847"console=$consoledev,$baudrate $othbootargs;" \
848"usb start;" \
849"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
850"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
851"bootm $loadaddr - $fdtaddr"
852
853#define CONFIG_USB_FAT_BOOT \
854"setenv bootargs root=/dev/ram rw " \
855"console=$consoledev,$baudrate $othbootargs " \
856"ramdisk_size=$ramdisk_size;" \
857"usb start;" \
858"fatload usb 0:2 $loadaddr $bootfile;" \
859"fatload usb 0:2 $fdtaddr $fdtfile;" \
860"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
861"bootm $loadaddr $ramdiskaddr $fdtaddr"
862
863#define CONFIG_USB_EXT2_BOOT \
864"setenv bootargs root=/dev/ram rw " \
865"console=$consoledev,$baudrate $othbootargs " \
866"ramdisk_size=$ramdisk_size;" \
867"usb start;" \
868"ext2load usb 0:4 $loadaddr $bootfile;" \
869"ext2load usb 0:4 $fdtaddr $fdtfile;" \
870"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
871"bootm $loadaddr $ramdiskaddr $fdtaddr"
872
873#define CONFIG_NORBOOT \
874"setenv bootargs root=/dev/$jffs2nor rw " \
875"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
876"bootm $norbootaddr - $norfdtaddr"
877
878#define CONFIG_RAMBOOTCOMMAND \
879"setenv bootargs root=/dev/ram rw " \
880"console=$consoledev,$baudrate $othbootargs " \
881"ramdisk_size=$ramdisk_size;" \
882"tftp $ramdiskaddr $ramdiskfile;" \
883"tftp $loadaddr $bootfile;" \
884"tftp $fdtaddr $fdtfile;" \
885"bootm $loadaddr $ramdiskaddr $fdtaddr"
886
887#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
888
889#endif /* __CONFIG_H */