blob: 53f873d1abf6052c0ef9674b2f62f979af930eaa [file] [log] [blame]
wdenk4a9cbbe2002-08-27 09:48:53 +00001/*
2 * (C) Copyright 2000-2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk4a9cbbe2002-08-27 09:48:53 +00006 */
7
8#include <common.h>
9#include <watchdog.h>
10
11#include <mpc8xx.h>
12#include <commproc.h>
13
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020014#if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
Wolfgang Denk6405a152006-03-31 18:32:53 +020015DECLARE_GLOBAL_DATA_PTR;
16#endif
17
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020018#if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
19 defined(CONFIG_SYS_SMC_UCODE_PATCH)
wdenk4a9cbbe2002-08-27 09:48:53 +000020void cpm_load_patch (volatile immap_t * immr);
21#endif
22
23/*
24 * Breath some life into the CPU...
25 *
26 * Set up the memory map,
27 * initialize a bunch of registers,
28 * initialize the UPM's
29 */
30void cpu_init_f (volatile immap_t * immr)
31{
32#ifndef CONFIG_MBX
33 volatile memctl8xx_t *memctl = &immr->im_memctl;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034# ifdef CONFIG_SYS_PLPRCR
wdenkad276f22004-01-04 16:28:35 +000035 ulong mfmask;
wdenkb50cde52004-01-24 20:25:54 +000036# endif
wdenk4a9cbbe2002-08-27 09:48:53 +000037#endif
wdenkef5fe752003-03-12 10:41:04 +000038 ulong reg;
wdenk4a9cbbe2002-08-27 09:48:53 +000039
40 /* SYPCR - contains watchdog control (11-9) */
41
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042 immr->im_siu_conf.sc_sypcr = CONFIG_SYS_SYPCR;
wdenk4a9cbbe2002-08-27 09:48:53 +000043
44#if defined(CONFIG_WATCHDOG)
45 reset_8xx_watchdog (immr);
46#endif /* CONFIG_WATCHDOG */
47
48 /* SIUMCR - contains debug pin configuration (11-6) */
wdenkc8434db2003-03-26 06:55:25 +000049#ifndef CONFIG_SVM_SC8xx
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050 immr->im_siu_conf.sc_siumcr |= CONFIG_SYS_SIUMCR;
wdenkc8434db2003-03-26 06:55:25 +000051#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052 immr->im_siu_conf.sc_siumcr = CONFIG_SYS_SIUMCR;
wdenkc8434db2003-03-26 06:55:25 +000053#endif
wdenk4a9cbbe2002-08-27 09:48:53 +000054 /* initialize timebase status and control register (11-26) */
55 /* unlock TBSCRK */
56
57 immr->im_sitk.sitk_tbscrk = KAPWR_KEY;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058 immr->im_sit.sit_tbscr = CONFIG_SYS_TBSCR;
wdenk4a9cbbe2002-08-27 09:48:53 +000059
60 /* initialize the PIT (11-31) */
61
62 immr->im_sitk.sitk_piscrk = KAPWR_KEY;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063 immr->im_sit.sit_piscr = CONFIG_SYS_PISCR;
wdenk4a9cbbe2002-08-27 09:48:53 +000064
wdenk1fe2c702003-03-06 21:55:29 +000065 /* System integration timers. Don't change EBDF! (15-27) */
66
67 immr->im_clkrstk.cark_sccrk = KAPWR_KEY;
68 reg = immr->im_clkrst.car_sccr;
69 reg &= SCCR_MASK;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070 reg |= CONFIG_SYS_SCCR;
wdenk1fe2c702003-03-06 21:55:29 +000071 immr->im_clkrst.car_sccr = reg;
72
wdenk4a9cbbe2002-08-27 09:48:53 +000073 /* PLL (CPU clock) settings (15-30) */
74
75 immr->im_clkrstk.cark_plprcrk = KAPWR_KEY;
76
77#ifndef CONFIG_MBX /* MBX board does things different */
78
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079 /* If CONFIG_SYS_PLPRCR (set in the various *_config.h files) tries to
80 * set the MF field, then just copy CONFIG_SYS_PLPRCR over car_plprcr,
81 * otherwise OR in CONFIG_SYS_PLPRCR so we do not change the current MF
wdenk4a9cbbe2002-08-27 09:48:53 +000082 * field value.
wdenkad276f22004-01-04 16:28:35 +000083 *
84 * For newer (starting MPC866) chips PLPRCR layout is different.
wdenk4a9cbbe2002-08-27 09:48:53 +000085 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#ifdef CONFIG_SYS_PLPRCR
wdenkad276f22004-01-04 16:28:35 +000087 if (get_immr(0xFFFF) >= MPC8xx_NEW_CLK)
88 mfmask = PLPRCR_MFACT_MSK;
89 else
90 mfmask = PLPRCR_MF_MSK;
91
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092 if ((CONFIG_SYS_PLPRCR & mfmask) != 0)
93 reg = CONFIG_SYS_PLPRCR; /* reset control bits */
wdenkad276f22004-01-04 16:28:35 +000094 else {
95 reg = immr->im_clkrst.car_plprcr;
96 reg &= mfmask; /* isolate MF-related fields */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097 reg |= CONFIG_SYS_PLPRCR; /* reset control bits */
wdenkad276f22004-01-04 16:28:35 +000098 }
wdenk4a9cbbe2002-08-27 09:48:53 +000099 immr->im_clkrst.car_plprcr = reg;
wdenkb50cde52004-01-24 20:25:54 +0000100#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000101
wdenk4a9cbbe2002-08-27 09:48:53 +0000102 /*
103 * Memory Controller:
104 */
105
106 /* perform BR0 reset that MPC850 Rev. A can't guarantee */
107 reg = memctl->memc_br0;
108 reg &= BR_PS_MSK; /* Clear everything except Port Size bits */
109 reg |= BR_V; /* then add just the "Bank Valid" bit */
110 memctl->memc_br0 = reg;
111
112 /* Map banks 0 (and maybe 1) to the FLASH banks 0 (and 1) at
113 * preliminary addresses - these have to be modified later
114 * when FLASH size has been determined
115 *
116 * Depending on the size of the memory region defined by
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117 * CONFIG_SYS_OR0_REMAP some boards (wide address mask) allow to map the
118 * CONFIG_SYS_MONITOR_BASE, while others (narrower address mask) can't
119 * map CONFIG_SYS_MONITOR_BASE.
wdenk4a9cbbe2002-08-27 09:48:53 +0000120 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121 * For example, for CONFIG_IVMS8, the CONFIG_SYS_MONITOR_BASE is
122 * 0xff000000, but CONFIG_SYS_OR0_REMAP's address mask is 0xfff80000.
wdenk4a9cbbe2002-08-27 09:48:53 +0000123 *
124 * If BR0 wasn't loaded with address base 0xff000000, then BR0's
125 * base address remains as 0x00000000. However, the address mask
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126 * have been narrowed to 512Kb, so CONFIG_SYS_MONITOR_BASE wasn't mapped
wdenk4a9cbbe2002-08-27 09:48:53 +0000127 * into the Bank0.
128 *
129 * This is why CONFIG_IVMS8 and similar boards must load BR0 with
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130 * CONFIG_SYS_BR0_PRELIM in advance.
wdenk4a9cbbe2002-08-27 09:48:53 +0000131 *
132 * [Thanks to Michael Liao for this explanation.
133 * I owe him a free beer. - wd]
134 */
135
Wolfgang Denk30c3add2010-07-05 22:46:33 +0200136#if defined(CONFIG_HERMES) || \
wdenk4a9cbbe2002-08-27 09:48:53 +0000137 defined(CONFIG_ICU862) || \
138 defined(CONFIG_IP860) || \
139 defined(CONFIG_IVML24) || \
140 defined(CONFIG_IVMS8) || \
141 defined(CONFIG_LWMON) || \
142 defined(CONFIG_MHPC) || \
wdenk4a9cbbe2002-08-27 09:48:53 +0000143 defined(CONFIG_R360MPI) || \
wdenka09491a2004-04-08 22:31:29 +0000144 defined(CONFIG_RMU) || \
wdenk4a9cbbe2002-08-27 09:48:53 +0000145 defined(CONFIG_RPXCLASSIC) || \
146 defined(CONFIG_RPXLITE) || \
Markus Klotzbuecher8f824852006-07-12 08:48:24 +0200147 defined(CONFIG_SPC1920) || \
wdenk444f22b2003-12-07 21:39:28 +0000148 defined(CONFIG_SPD823TS)
wdenk4a9cbbe2002-08-27 09:48:53 +0000149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150 memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000151#endif
152
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#if defined(CONFIG_SYS_OR0_REMAP)
154 memctl->memc_or0 = CONFIG_SYS_OR0_REMAP;
wdenk4a9cbbe2002-08-27 09:48:53 +0000155#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#if defined(CONFIG_SYS_OR1_REMAP)
157 memctl->memc_or1 = CONFIG_SYS_OR1_REMAP;
wdenk4a9cbbe2002-08-27 09:48:53 +0000158#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#if defined(CONFIG_SYS_OR5_REMAP)
160 memctl->memc_or5 = CONFIG_SYS_OR5_REMAP;
wdenk4a9cbbe2002-08-27 09:48:53 +0000161#endif
162
163 /* now restrict to preliminary range */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164 memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
165 memctl->memc_or0 = CONFIG_SYS_OR0_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM))
168 memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
169 memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000170#endif
171
172#if defined(CONFIG_IP860) /* disable CS0 now that Flash is mapped on CS1 */
173 memctl->memc_br0 = 0;
174#endif
175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
177 memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
178 memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000179#endif
180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
182 memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
183 memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000184#endif
185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#if defined(CONFIG_SYS_OR4_PRELIM) && defined(CONFIG_SYS_BR4_PRELIM)
187 memctl->memc_or4 = CONFIG_SYS_OR4_PRELIM;
188 memctl->memc_br4 = CONFIG_SYS_BR4_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000189#endif
190
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#if defined(CONFIG_SYS_OR5_PRELIM) && defined(CONFIG_SYS_BR5_PRELIM)
192 memctl->memc_or5 = CONFIG_SYS_OR5_PRELIM;
193 memctl->memc_br5 = CONFIG_SYS_BR5_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000194#endif
195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#if defined(CONFIG_SYS_OR6_PRELIM) && defined(CONFIG_SYS_BR6_PRELIM)
197 memctl->memc_or6 = CONFIG_SYS_OR6_PRELIM;
198 memctl->memc_br6 = CONFIG_SYS_BR6_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000199#endif
200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#if defined(CONFIG_SYS_OR7_PRELIM) && defined(CONFIG_SYS_BR7_PRELIM)
202 memctl->memc_or7 = CONFIG_SYS_OR7_PRELIM;
203 memctl->memc_br7 = CONFIG_SYS_BR7_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000204#endif
205
206#endif /* ! CONFIG_MBX */
207
208 /*
209 * Reset CPM
210 */
211 immr->im_cpm.cp_cpcr = CPM_CR_RST | CPM_CR_FLG;
212 do { /* Spin until command processed */
213 __asm__ ("eieio");
214 } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
215
216#ifdef CONFIG_MBX
217 /*
218 * on the MBX, things are a little bit different:
219 * - we need to read the VPD to get board information
220 * - the plprcr is set up dynamically
221 * - the memory controller is set up dynamically
222 */
223 mbx_init ();
224#endif /* CONFIG_MBX */
225
226#ifdef CONFIG_RPXCLASSIC
227 rpxclassic_init ();
228#endif
229
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200230#if defined(CONFIG_RPXLITE) && defined(CONFIG_ENV_IS_IN_NVRAM)
wdenkec432742004-06-09 21:04:48 +0000231 rpxlite_init ();
232#endif
233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#ifdef CONFIG_SYS_RCCR /* must be done before cpm_load_patch() */
wdenk4a9cbbe2002-08-27 09:48:53 +0000235 /* write config value */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236 immr->im_cpm.cp_rccr = CONFIG_SYS_RCCR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000237#endif
238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
240 defined(CONFIG_SYS_SMC_UCODE_PATCH)
wdenk4a9cbbe2002-08-27 09:48:53 +0000241 cpm_load_patch (immr); /* load mpc8xx microcode patch */
242#endif
243}
244
245/*
246 * initialize higher level parts of CPU like timers
247 */
248int cpu_init_r (void)
249{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
wdenk4a9cbbe2002-08-27 09:48:53 +0000251 bd_t *bd = gd->bd;
252 volatile immap_t *immr = (volatile immap_t *) (bd->bi_immr_base);
253#endif
254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#ifdef CONFIG_SYS_RTCSC
wdenk4a9cbbe2002-08-27 09:48:53 +0000256 /* Unlock RTSC register */
257 immr->im_sitk.sitk_rtcsck = KAPWR_KEY;
258 /* write config value */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259 immr->im_sit.sit_rtcsc = CONFIG_SYS_RTCSC;
wdenk4a9cbbe2002-08-27 09:48:53 +0000260#endif
261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#ifdef CONFIG_SYS_RMDS
wdenk4a9cbbe2002-08-27 09:48:53 +0000263 /* write config value */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264 immr->im_cpm.cp_rmds = CONFIG_SYS_RMDS;
wdenk4a9cbbe2002-08-27 09:48:53 +0000265#endif
266 return (0);
267}