blob: 775a82780f7fb9b2aac63d859f829ca08f2c125f [file] [log] [blame]
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
Dinh Nguyene6a52ca2015-04-15 16:44:32 -05009#include <asm/pl310.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010#include <asm/u-boot.h>
11#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000012#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000013#include <asm/arch/reset_manager.h>
14#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050015#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060016#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050017#include <asm/arch/clock_manager.h>
18#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050019#include <asm/arch/sdram.h>
Marek Vasutaf657612015-07-09 05:15:40 +020020#include <asm/arch/scu.h>
21#include <asm/arch/nic301.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000022
23DECLARE_GLOBAL_DATA_PTR;
24
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050025static struct pl310_regs *const pl310 =
26 (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
Marek Vasutaf657612015-07-09 05:15:40 +020027static struct scu_registers *scu_regs =
28 (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
29static struct nic301_registers *nic301_regs =
30 (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
Marek Vasut46193c32015-07-21 16:11:16 +020031static struct socfpga_system_manager *sysmgr_regs =
32 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasutaf657612015-07-09 05:15:40 +020033
Marek Vasut1a7728f2015-07-09 05:36:23 +020034u32 spl_boot_device(void)
35{
Marek Vasut46193c32015-07-21 16:11:16 +020036 const u32 bsel = readl(&sysmgr_regs->bootinfo);
37
38 switch (bsel & 0x7) {
39 case 0x1: /* FPGA (HPS2FPGA Bridge) */
40 return BOOT_DEVICE_RAM;
41 case 0x2: /* NAND Flash (1.8V) */
42 case 0x3: /* NAND Flash (3.0V) */
43 return BOOT_DEVICE_NAND;
44 case 0x4: /* SD/MMC External Transceiver (1.8V) */
45 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
46 socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
47 socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
48 return BOOT_DEVICE_MMC1;
49 case 0x6: /* QSPI Flash (1.8V) */
50 case 0x7: /* QSPI Flash (3.0V) */
51 socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
52 return BOOT_DEVICE_SPI;
53 default:
54 printf("Invalid boot device (bsel=%08x)!\n", bsel);
55 hang();
56 }
Marek Vasut1029caf2015-07-10 00:04:23 +020057}
58
59#ifdef CONFIG_SPL_MMC_SUPPORT
60u32 spl_boot_mode(void)
61{
62#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
63 return MMCSD_MODE_FS;
64#else
65 return MMCSD_MODE_RAW;
66#endif
Marek Vasut1a7728f2015-07-09 05:36:23 +020067}
Marek Vasut1029caf2015-07-10 00:04:23 +020068#endif
Marek Vasut1a7728f2015-07-09 05:36:23 +020069
Marek Vasutaf657612015-07-09 05:15:40 +020070static void socfpga_nic301_slave_ns(void)
71{
72 writel(0x1, &nic301_regs->lwhps2fpgaregs);
73 writel(0x1, &nic301_regs->hps2fpgaregs);
74 writel(0x1, &nic301_regs->acp);
75 writel(0x1, &nic301_regs->rom);
76 writel(0x1, &nic301_regs->ocram);
77 writel(0x1, &nic301_regs->sdrdata);
78}
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050079
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050080void board_init_f(ulong dummy)
81{
Marek Vasut1a7728f2015-07-09 05:36:23 +020082#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
83 const struct cm_config *cm_default_cfg = cm_get_default_config();
84#endif
Marek Vasut1a7728f2015-07-09 05:36:23 +020085 unsigned long sdram_size;
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050086 unsigned long reg;
Marek Vasut1a7728f2015-07-09 05:36:23 +020087
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050088 /*
89 * First C code to run. Clear fake OCRAM ECC first as SBE
90 * and DBE might triggered during power on
91 */
92 reg = readl(&sysmgr_regs->eccgrp_ocram);
93 if (reg & SYSMGR_ECC_OCRAM_SERR)
94 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
95 &sysmgr_regs->eccgrp_ocram);
96 if (reg & SYSMGR_ECC_OCRAM_DERR)
97 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
98 &sysmgr_regs->eccgrp_ocram);
99
100 memset(__bss_start, 0, __bss_end - __bss_start);
101
Marek Vasutaf657612015-07-09 05:15:40 +0200102 socfpga_nic301_slave_ns();
103
104 /* Configure ARM MPU SNSAC register. */
105 setbits_le32(&scu_regs->sacr, 0xfff);
106
Dinh Nguyene6a52ca2015-04-15 16:44:32 -0500107 /* Remap SDRAM to 0x0 */
Marek Vasutaf657612015-07-09 05:15:40 +0200108 writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
Dinh Nguyene6a52ca2015-04-15 16:44:32 -0500109 writel(0x1, &pl310->pl310_addr_filter_start);
110
Chin Liang See70fa4e72013-09-11 11:24:48 -0500111#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
Chin Liang See6ae44732013-12-02 12:01:39 -0600112 debug("Freezing all I/O banks\n");
113 /* freeze all IO banks */
114 sys_mgr_frzctrl_freeze_req();
115
Marek Vasut8784e7e2015-07-09 05:21:02 +0200116 /* Put everything into reset but L4WD0. */
117 socfpga_per_reset_all();
118 /* Put FPGA bridges into reset too. */
119 socfpga_bridges_reset(1);
120
Marek Vasut75f6b5c2015-07-09 02:51:56 +0200121 socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
122 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
123 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyen2c6fca32015-03-30 17:01:05 -0500124
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500125 timer_init();
126
Chin Liang Seecb350602014-03-04 22:13:53 -0600127 debug("Reconfigure Clock Manager\n");
128 /* reconfigure the PLLs */
Marek Vasut084d06c2015-07-25 08:44:27 +0200129 cm_basic_init(cm_default_cfg);
Chin Liang Seecb350602014-03-04 22:13:53 -0600130
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500131 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200132 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500133
Chin Liang See63550242014-06-10 01:17:42 -0500134 /* configure the IOCSR / IO buffer settings */
135 if (scan_mgr_configure_iocsr())
136 hang();
137
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200138 sysmgr_config_warmrstcfgio(0);
139
Chin Liang See70fa4e72013-09-11 11:24:48 -0500140 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200141 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500142 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200143 sysmgr_config_warmrstcfgio(0);
144
Chin Liang See70fa4e72013-09-11 11:24:48 -0500145#endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
146
Marek Vasut8784e7e2015-07-09 05:21:02 +0200147 /* De-assert reset for peripherals and bridges based on handoff */
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000148 reset_deassert_peripherals_handoff();
Marek Vasut8784e7e2015-07-09 05:21:02 +0200149 socfpga_bridges_reset(0);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000150
Chin Liang See6ae44732013-12-02 12:01:39 -0600151 debug("Unfreezing/Thaw all I/O banks\n");
152 /* unfreeze / thaw all IO banks */
153 sys_mgr_frzctrl_thaw_req();
154
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000155 /* enable console uart printing */
156 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500157
158 if (sdram_mmr_init_full(0xffffffff) != 0) {
159 puts("SDRAM init failed.\n");
160 hang();
161 }
162
163 debug("SDRAM: Calibrating PHY\n");
164 /* SDRAM calibration */
165 if (sdram_calibration_full() == 0) {
166 puts("SDRAM calibration failed.\n");
167 hang();
168 }
Dinh Nguyen4b86cbb2015-03-30 17:01:09 -0500169
170 sdram_size = sdram_calculate_size();
171 debug("SDRAM: %ld MiB\n", sdram_size >> 20);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500172
173 /* Sanity check ensure correct SDRAM size specified */
174 if (get_ram_size(0, sdram_size) != sdram_size) {
175 puts("SDRAM size check failed!\n");
176 hang();
177 }
Marek Vasut8784e7e2015-07-09 05:21:02 +0200178
179 socfpga_bridges_reset(1);
Marek Vasut1a7728f2015-07-09 05:36:23 +0200180
Marek Vasutffb8e7f2015-07-12 15:23:28 +0200181 /* Configure simple malloc base pointer into RAM. */
182 gd->malloc_base = CONFIG_SYS_TEXT_BASE + (1024 * 1024);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000183}