blob: a0fa51a8b7be56c438406053fc6a602c1bc3730d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +09002/*
3 * UniPhier SG (SoC Glue) block registers
4 *
Masahiro Yamada31649052017-01-21 18:05:26 +09005 * Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation
6 * Copyright (C) 2016-2017 Socionext Inc.
7 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +09008 */
9
Masahiro Yamada31649052017-01-21 18:05:26 +090010#ifndef UNIPHIER_SG_REGS_H
11#define UNIPHIER_SG_REGS_H
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090012
Masahiro Yamada47066562020-07-30 18:28:08 +090013#include <linux/bitops.h>
14
Masahiro Yamada76b31242019-07-10 20:07:40 +090015#ifndef __ASSEMBLY__
16#include <linux/compiler.h>
Masahiro Yamada8f74e792019-07-10 20:07:42 +090017#ifdef CONFIG_ARCH_UNIPHIER_V8_MULTI
18extern void __iomem *sg_base;
19#else
Masahiro Yamada76b31242019-07-10 20:07:40 +090020#define sg_base ((void __iomem *)SG_BASE)
21#endif
Masahiro Yamada8f74e792019-07-10 20:07:42 +090022#endif /* __ASSEMBLY__ */
Masahiro Yamada76b31242019-07-10 20:07:40 +090023
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090024/* Base Address */
Masahiro Yamada76b31242019-07-10 20:07:40 +090025#define SG_BASE 0x5f800000
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090026
27/* Revision */
Masahiro Yamada76b31242019-07-10 20:07:40 +090028#define SG_REVISION 0x0000
Masahiro Yamada47066562020-07-30 18:28:08 +090029#define SG_REVISION_TYPE_MASK GENMASK(23, 16)
30#define SG_REVISION_MODEL_MASK GENMASK(10, 8)
31#define SG_REVISION_REV_MASK GENMASK(4, 0)
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090032
33/* Memory Configuration */
Masahiro Yamada76b31242019-07-10 20:07:40 +090034#define SG_MEMCONF 0x0400
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090035
Masahiro Yamada75f16f82015-09-22 00:27:39 +090036#define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0))
Masahiro Yamada0d513f92015-01-21 15:27:47 +090037#define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0))
38#define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0))
39#define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0))
40#define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0))
41#define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0))
Masahiro Yamada75f16f82015-09-22 00:27:39 +090042#define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8)
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090043#define SG_MEMCONF_CH0_NUM_1 (0x1 << 8)
44#define SG_MEMCONF_CH0_NUM_2 (0x0 << 8)
45
Masahiro Yamada75f16f82015-09-22 00:27:39 +090046#define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2))
Masahiro Yamada0d513f92015-01-21 15:27:47 +090047#define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2))
48#define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2))
49#define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2))
50#define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2))
51#define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2))
Masahiro Yamada75f16f82015-09-22 00:27:39 +090052#define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9)
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090053#define SG_MEMCONF_CH1_NUM_1 (0x1 << 9)
54#define SG_MEMCONF_CH1_NUM_2 (0x0 << 9)
55
Masahiro Yamada75f16f82015-09-22 00:27:39 +090056#define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16))
Masahiro Yamadac3158ea2015-01-21 15:27:48 +090057#define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16))
58#define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16))
59#define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16))
60#define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16))
Masahiro Yamada063eb1e2016-04-21 14:43:18 +090061#define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16))
Masahiro Yamada75f16f82015-09-22 00:27:39 +090062#define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24)
Masahiro Yamadac3158ea2015-01-21 15:27:48 +090063#define SG_MEMCONF_CH2_NUM_1 (0x1 << 24)
64#define SG_MEMCONF_CH2_NUM_2 (0x0 << 24)
Masahiro Yamada063eb1e2016-04-21 14:43:18 +090065/* PH1-LD6b, ProXstream2, PH1-LD20 only */
Masahiro Yamada1fe65d32015-09-22 00:27:41 +090066#define SG_MEMCONF_CH2_DISABLE (0x1 << 21)
Masahiro Yamadac3158ea2015-01-21 15:27:48 +090067
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090068#define SG_MEMCONF_SPARSEMEM (0x1 << 4)
69
Masahiro Yamada76b31242019-07-10 20:07:40 +090070#define SG_USBPHYCTRL 0x0500
71#define SG_ETPHYPSHUT 0x0554
72#define SG_ETPHYCNT 0x0550
Masahiro Yamada8bbbcbd2016-05-24 21:14:01 +090073
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090074/* Pin Control */
Masahiro Yamada76b31242019-07-10 20:07:40 +090075#define SG_PINCTRL_BASE 0x1000
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090076
Masahiro Yamadad5167d52015-09-22 00:27:40 +090077/* PH1-Pro4, PH1-Pro5 */
Masahiro Yamada76b31242019-07-10 20:07:40 +090078#define SG_LOADPINCTRL 0x1700
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090079
80/* Input Enable */
Masahiro Yamada76b31242019-07-10 20:07:40 +090081#define SG_IECTRL 0x1d00
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090082
83/* Pin Monitor */
Masahiro Yamada76b31242019-07-10 20:07:40 +090084#define SG_PINMON0 0x00100100
85#define SG_PINMON2 0x00100108
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090086
87#define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19)
88#define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19)
89#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19)
90#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19)
91
92#define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16)
93#define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16)
94#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16)
95#define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16)
96#define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16)
97
98#define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16)
99#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16)
100#define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16)
101#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16)
102
Masahiro Yamada31649052017-01-21 18:05:26 +0900103#endif /* UNIPHIER_SG_REGS_H */