blob: d8239f28bc5022b64cbc13dd0d998e44af4cbf40 [file] [log] [blame]
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +09001/*
2 * UniPhier SG (SoC Glue) block registers
3 *
Masahiro Yamada663a23f2015-05-29 17:30:00 +09004 * Copyright (C) 2011-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +09005 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#ifndef ARCH_SG_REGS_H
10#define ARCH_SG_REGS_H
11
12/* Base Address */
13#define SG_CTRL_BASE 0x5f800000
14#define SG_DBG_BASE 0x5f900000
15
16/* Revision */
17#define SG_REVISION (SG_CTRL_BASE | 0x0000)
18#define SG_REVISION_TYPE_SHIFT 16
19#define SG_REVISION_TYPE_MASK (0xff << SG_REVISION_TYPE_SHIFT)
20#define SG_REVISION_MODEL_SHIFT 8
21#define SG_REVISION_MODEL_MASK (0x3 << SG_REVISION_MODEL_SHIFT)
22#define SG_REVISION_REV_SHIFT 0
23#define SG_REVISION_REV_MASK (0x1f << SG_REVISION_REV_SHIFT)
24
25/* Memory Configuration */
26#define SG_MEMCONF (SG_CTRL_BASE | 0x0400)
27
Masahiro Yamada75f16f82015-09-22 00:27:39 +090028#define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0))
Masahiro Yamada0d513f92015-01-21 15:27:47 +090029#define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0))
30#define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0))
31#define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0))
32#define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0))
33#define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0))
Masahiro Yamada75f16f82015-09-22 00:27:39 +090034#define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8)
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090035#define SG_MEMCONF_CH0_NUM_1 (0x1 << 8)
36#define SG_MEMCONF_CH0_NUM_2 (0x0 << 8)
37
Masahiro Yamada75f16f82015-09-22 00:27:39 +090038#define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2))
Masahiro Yamada0d513f92015-01-21 15:27:47 +090039#define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2))
40#define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2))
41#define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2))
42#define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2))
43#define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2))
Masahiro Yamada75f16f82015-09-22 00:27:39 +090044#define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9)
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090045#define SG_MEMCONF_CH1_NUM_1 (0x1 << 9)
46#define SG_MEMCONF_CH1_NUM_2 (0x0 << 9)
47
Masahiro Yamada75f16f82015-09-22 00:27:39 +090048#define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16))
Masahiro Yamadac3158ea2015-01-21 15:27:48 +090049#define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16))
50#define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16))
51#define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16))
52#define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16))
Masahiro Yamada75f16f82015-09-22 00:27:39 +090053#define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24)
Masahiro Yamadac3158ea2015-01-21 15:27:48 +090054#define SG_MEMCONF_CH2_NUM_1 (0x1 << 24)
55#define SG_MEMCONF_CH2_NUM_2 (0x0 << 24)
56
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090057#define SG_MEMCONF_SPARSEMEM (0x1 << 4)
58
59/* Pin Control */
60#define SG_PINCTRL_BASE (SG_CTRL_BASE | 0x1000)
61
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090062/* Only for PH1-Pro4 */
63#define SG_LOADPINCTRL (SG_CTRL_BASE | 0x1700)
64
65/* Input Enable */
66#define SG_IECTRL (SG_CTRL_BASE | 0x1d00)
67
68/* Pin Monitor */
69#define SG_PINMON0 (SG_DBG_BASE | 0x0100)
70
71#define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19)
72#define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19)
73#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19)
74#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19)
75
76#define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16)
77#define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16)
78#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16)
79#define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16)
80#define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16)
81
82#define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16)
83#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16)
84#define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16)
85#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16)
86
Masahiro Yamada762b4532014-11-07 21:08:52 +090087#ifdef __ASSEMBLY__
88
Masahiro Yamada6e429742015-09-11 20:17:48 +090089 .macro sg_set_pinsel, pin, muxval, mux_bits, reg_stride, ra, rd
90 ldr \ra, =(SG_PINCTRL_BASE + \pin * \mux_bits / 32 * \reg_stride)
Masahiro Yamada762b4532014-11-07 21:08:52 +090091 ldr \rd, [\ra]
Masahiro Yamada6e429742015-09-11 20:17:48 +090092 and \rd, \rd, #~(((1 << \mux_bits) - 1) << (\pin * \mux_bits % 32))
93 orr \rd, \rd, #(\muxval << (\pin * \mux_bits % 32))
Masahiro Yamada762b4532014-11-07 21:08:52 +090094 str \rd, [\ra]
95 .endm
96
97#else
98
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +090099#include <linux/types.h>
Masahiro Yamada663a23f2015-05-29 17:30:00 +0900100#include <linux/io.h>
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +0900101
Masahiro Yamada6e429742015-09-11 20:17:48 +0900102static inline void sg_set_pinsel(unsigned pin, unsigned muxval,
103 unsigned mux_bits, unsigned reg_stride)
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +0900104{
Masahiro Yamada6e429742015-09-11 20:17:48 +0900105 unsigned shift = pin * mux_bits % 32;
106 unsigned reg = SG_PINCTRL_BASE + pin * mux_bits / 32 * reg_stride;
107 u32 mask = (1U << mux_bits) - 1;
108 u32 tmp;
109
110 tmp = readl(reg);
111 tmp &= ~(mask << shift);
112 tmp |= (mask & muxval) << shift;
113 writel(tmp, reg);
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +0900114}
115
Masahiro Yamadabb2ff9d2014-10-03 19:21:06 +0900116#endif /* __ASSEMBLY__ */
117
118#endif /* ARCH_SG_REGS_H */