blob: cac9b24ead8e980052680ddf929abfd83961dac9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason56ef75c2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liewdd8513c2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
Simon Glassfb64e362020-05-10 11:40:09 -06009#include <linux/stringify.h>
10
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020011#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050012
TsiChung Liewdd8513c2008-07-23 17:11:47 -050013
14/* Configuration for environment
15 * Environment is embedded in u-boot in the second sector of the flash
16 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050017
angelo@sysam.it6312a952015-03-29 22:54:16 +020018#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060019 . = DEFINED(env_offset) ? env_offset : .; \
20 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020021
TsiChung Liewdd8513c2008-07-23 17:11:47 -050022#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000023# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050024# define DM9000_IO CONFIG_DM9000_BASE
25# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
26# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080027# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050028
TsiChung Liewdd8513c2008-07-23 17:11:47 -050029# define CONFIG_OVERWRITE_ETHADDR_ONCE
30
31# define CONFIG_EXTRA_ENV_SETTINGS \
32 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020033 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050034 "loadaddr=10000\0" \
35 "u-boot=u-boot.bin\0" \
36 "load=tftp ${loadaddr) ${u-boot}\0" \
37 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060038 "prog=prot off 0xff800000 0xff82ffff;" \
39 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050040 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050041 "save\0" \
42 ""
43#endif
44
Mario Six790d8442018-03-28 14:38:20 +020045#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liewdd8513c2008-07-23 17:11:47 -050046
TsiChung Liew0c1e3252008-08-19 03:01:19 +060047/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
49#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
50#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060051
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
53#define CONFIG_SYS_FAST_CLK
54#ifdef CONFIG_SYS_FAST_CLK
55# define CONFIG_SYS_PLLCR 0x1243E054
56# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050057#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058# define CONFIG_SYS_PLLCR 0x135a4140
59# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050060#endif
61
62/*
63 * Low Level Configuration Settings
64 * (address mappings, register initial values, etc.)
65 * You should know what you are doing if you make changes here.
66 */
67
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
69#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050070
71/*
72 * Definitions for initial stack pointer and data area (in DPRAM)
73 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020075#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050076
77/*
78 * Start addresses for the final memory configuration
79 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050081 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_SDRAM_BASE 0x00000000
83#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_MONITOR_LEN 0x40000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050086
87/*
88 * For booting Linux, the board info and command line data
89 * have to be in the first 8 MB of memory, since this is
90 * the maximum mapped by the Linux kernel during initialization ??
91 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewdd8513c2008-07-23 17:11:47 -050093
94/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +000095#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
97#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050098
99#define FLASH_SST6401B 0x200
100#define SST_ID_xF6401B 0x236D236D
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500103/*
104 * Unable to use CFI driver, due to incompatible sector erase command by SST.
105 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
106 * 0x30 is block erase in SST
107 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108# define CONFIG_SYS_FLASH_SIZE 0x800000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500109# define CONFIG_FLASH_CFI_LEGACY
110#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111# define CONFIG_SYS_SST_SECT 2048
112# define CONFIG_SYS_SST_SECTSZ 0x1000
113# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500114#endif
115
116/* Cache Configuration */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500117
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600118#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200119 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600120#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200121 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600122#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
123#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
124 CF_ADDRMASK(8) | \
125 CF_ACR_EN | CF_ACR_SM_ALL)
126#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
127 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
128 CF_ACR_EN | CF_ACR_SM_ALL)
129#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
130 CF_CACR_DBWE)
131
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500132/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500134
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000135#define CONFIG_SYS_CS0_BASE 0xFF800000
136#define CONFIG_SYS_CS0_MASK 0x007F0021
137#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500138
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000139#define CONFIG_SYS_CS1_BASE 0xE0000000
140#define CONFIG_SYS_CS1_MASK 0x00000001
141#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500142
143/*-----------------------------------------------------------------------
144 * Port configuration
145 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
147#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
148#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
149#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
150#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
151#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
152#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500153
154#endif /* _M5253DEMO_H */