blob: 69e3fbae78d71f42a6c5daa9052906d541fd1bf5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason56ef75c2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liewdd8513c2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
Simon Glassfb64e362020-05-10 11:40:09 -06009#include <linux/stringify.h>
10
TsiChung Liewdd8513c2008-07-23 17:11:47 -050011#define CONFIG_MCFTMR
12
13#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020014#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050015
16#undef CONFIG_WATCHDOG /* disable watchdog */
17
TsiChung Liewdd8513c2008-07-23 17:11:47 -050018
19/* Configuration for environment
20 * Environment is embedded in u-boot in the second sector of the flash
21 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050022
angelo@sysam.it6312a952015-03-29 22:54:16 +020023#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060024 . = DEFINED(env_offset) ? env_offset : .; \
25 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020026
TsiChung Liewdd8513c2008-07-23 17:11:47 -050027/*
28 * Command line configuration.
29 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050030
Simon Glassb569a012017-05-17 03:25:30 -060031#ifdef CONFIG_IDE
TsiChung Liewdd8513c2008-07-23 17:11:47 -050032/* ATA */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050033# define CONFIG_IDE_RESET 1
34# define CONFIG_IDE_PREINIT 1
35# define CONFIG_ATAPI
36# undef CONFIG_LBA48
37
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038# define CONFIG_SYS_IDE_MAXBUS 1
39# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liewdd8513c2008-07-23 17:11:47 -050040
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
42# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050043
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
45# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
46# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
47# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050048#endif
49
50#define CONFIG_DRIVER_DM9000
51#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000052# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050053# define DM9000_IO CONFIG_DM9000_BASE
54# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
55# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080056# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050057
TsiChung Liewdd8513c2008-07-23 17:11:47 -050058# define CONFIG_OVERWRITE_ETHADDR_ONCE
59
60# define CONFIG_EXTRA_ENV_SETTINGS \
61 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020062 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050063 "loadaddr=10000\0" \
64 "u-boot=u-boot.bin\0" \
65 "load=tftp ${loadaddr) ${u-boot}\0" \
66 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060067 "prog=prot off 0xff800000 0xff82ffff;" \
68 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050069 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050070 "save\0" \
71 ""
72#endif
73
Mario Six790d8442018-03-28 14:38:20 +020074#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liewdd8513c2008-07-23 17:11:47 -050075
TsiChung Liew0c1e3252008-08-19 03:01:19 +060076/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020077#define CONFIG_SYS_I2C
78#define CONFIG_SYS_I2C_FSL
79#define CONFIG_SYS_FSL_I2C_SPEED 80000
80#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
81#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
83#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
84#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
85#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
90#define CONFIG_SYS_FAST_CLK
91#ifdef CONFIG_SYS_FAST_CLK
92# define CONFIG_SYS_PLLCR 0x1243E054
93# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050094#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095# define CONFIG_SYS_PLLCR 0x135a4140
96# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050097#endif
98
99/*
100 * Low Level Configuration Settings
101 * (address mappings, register initial values, etc.)
102 * You should know what you are doing if you make changes here.
103 */
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
106#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500107
108/*
109 * Definitions for initial stack pointer and data area (in DPRAM)
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200112#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200113#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500115
116/*
117 * Start addresses for the final memory configuration
118 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500120 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_SDRAM_BASE 0x00000000
122#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500123
124#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500126#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500128#endif
129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_MONITOR_LEN 0x40000
131#define CONFIG_SYS_MALLOC_LEN (256 << 10)
132#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500133
134/*
135 * For booting Linux, the board info and command line data
136 * have to be in the first 8 MB of memory, since this is
137 * the maximum mapped by the Linux kernel during initialization ??
138 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000140#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500141
142/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000143#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
145#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
146#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500147
148#define FLASH_SST6401B 0x200
149#define SST_ID_xF6401B 0x236D236D
150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500152/*
153 * Unable to use CFI driver, due to incompatible sector erase command by SST.
154 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
155 * 0x30 is block erase in SST
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157# define CONFIG_SYS_FLASH_SIZE 0x800000
158# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500159# define CONFIG_FLASH_CFI_LEGACY
160#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161# define CONFIG_SYS_SST_SECT 2048
162# define CONFIG_SYS_SST_SECTSZ 0x1000
163# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500164#endif
165
166/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500168
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600169#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200170 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600171#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200172 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600173#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
174#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
175 CF_ADDRMASK(8) | \
176 CF_ACR_EN | CF_ACR_SM_ALL)
177#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
178 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
179 CF_ACR_EN | CF_ACR_SM_ALL)
180#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
181 CF_CACR_DBWE)
182
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500183/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500185
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000186#define CONFIG_SYS_CS0_BASE 0xFF800000
187#define CONFIG_SYS_CS0_MASK 0x007F0021
188#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500189
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000190#define CONFIG_SYS_CS1_BASE 0xE0000000
191#define CONFIG_SYS_CS1_MASK 0x00000001
192#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500193
194/*-----------------------------------------------------------------------
195 * Port configuration
196 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
198#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
199#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
200#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
201#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
202#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
203#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500204
205#endif /* _M5253DEMO_H */