blob: 7260eb72a40f65386b2c528b412ca0497105532d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012-2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Configuration settings for the Allwinner sunxi series of boards.
Ian Campbell6efe3692014-05-05 11:52:26 +010010 */
11
12#ifndef _SUNXI_COMMON_CONFIG_H
13#define _SUNXI_COMMON_CONFIG_H
14
Hans de Goede22a1a532015-09-13 17:29:33 +020015#include <asm/arch/cpu.h>
Hans de Goeded241ecf2015-05-19 22:12:31 +020016#include <linux/stringify.h>
17
Andre Przywarad8362162017-04-26 01:32:48 +010018#ifdef CONFIG_ARM64
Jagan Tekia4e696b2017-11-10 22:21:09 +053019#define CONFIG_SYS_BOOTM_LEN (32 << 20)
Andre Przywarad8362162017-04-26 01:32:48 +010020#endif
21
Ian Campbell6efe3692014-05-05 11:52:26 +010022/* Serial & console */
Ian Campbell6efe3692014-05-05 11:52:26 +010023#define CONFIG_SYS_NS16550_SERIAL
24/* ns16550 reg in the low bits of cpu reg */
Ian Campbell6efe3692014-05-05 11:52:26 +010025#define CONFIG_SYS_NS16550_CLK 24000000
Thomas Chou00ad1f02015-11-19 21:48:13 +080026#ifndef CONFIG_DM_SERIAL
Simon Glass66648982014-10-30 20:25:50 -060027# define CONFIG_SYS_NS16550_REG_SIZE -4
28# define CONFIG_SYS_NS16550_COM1 SUNXI_UART0_BASE
29# define CONFIG_SYS_NS16550_COM2 SUNXI_UART1_BASE
30# define CONFIG_SYS_NS16550_COM3 SUNXI_UART2_BASE
31# define CONFIG_SYS_NS16550_COM4 SUNXI_UART3_BASE
32# define CONFIG_SYS_NS16550_COM5 SUNXI_R_UART_BASE
33#endif
Ian Campbell6efe3692014-05-05 11:52:26 +010034
Paul Kocialkowskide05f942015-05-16 19:52:11 +020035/* CPU */
Andre Przywara70c78932017-02-16 01:20:19 +000036#define COUNTER_FREQUENCY 24000000
Paul Kocialkowskide05f942015-05-16 19:52:11 +020037
Hans de Goeded241ecf2015-05-19 22:12:31 +020038/*
39 * The DRAM Base differs between some models. We cannot use macros for the
40 * CONFIG_FOO defines which contain the DRAM base address since they end
41 * up unexpanded in include/autoconf.mk .
42 *
43 * So we have to have this #ifdef #else #endif block for these.
44 */
45#ifdef CONFIG_MACH_SUN9I
46#define SDRAM_OFFSET(x) 0x2##x
47#define CONFIG_SYS_SDRAM_BASE 0x20000000
Jernej Skrabec7654ef82021-03-23 21:27:31 +010048/* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here
Hans de Goede66ab79d2015-09-13 13:02:48 +020049 * since it needs to fit in with the other values. By also #defining it
50 * we get warnings if the Kconfig value mismatches. */
Hans de Goeded241ecf2015-05-19 22:12:31 +020051#define CONFIG_SPL_BSS_START_ADDR 0x2ff80000
52#else
53#define SDRAM_OFFSET(x) 0x4##x
Ian Campbell6efe3692014-05-05 11:52:26 +010054#define CONFIG_SYS_SDRAM_BASE 0x40000000
Icenowy Zheng52e61882017-04-08 15:30:12 +080055/* V3s do not have enough memory to place code at 0x4a000000 */
Jernej Skrabec7654ef82021-03-23 21:27:31 +010056/* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here
Hans de Goede66ab79d2015-09-13 13:02:48 +020057 * since it needs to fit in with the other values. By also #defining it
58 * we get warnings if the Kconfig value mismatches. */
Hans de Goeded241ecf2015-05-19 22:12:31 +020059#define CONFIG_SPL_BSS_START_ADDR 0x4ff80000
60#endif
61
62#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 /* 512 KiB */
Hans de Goeded241ecf2015-05-19 22:12:31 +020063
Hans de Goede0b95a282015-05-20 15:27:16 +020064/*
65 * The A80's A1 sram starts at 0x00010000 rather then at 0x00000000 and is
66 * slightly bigger. Note that it is possible to map the first 32 KiB of the
67 * A1 at 0x00000000 like with older SoCs by writing 0x16aa0001 to the
68 * undocumented 0x008000e0 SYS_CTRL register. Where the 16aa is a key and
69 * the 1 actually activates the mapping of the first 32 KiB to 0x00000000.
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080070 * A64 and H5 also has SRAM A1 at 0x00010000, but no magic remap register
71 * is known yet.
72 * H6 has SRAM A1 at 0x00020000.
Hans de Goede0b95a282015-05-20 15:27:16 +020073 */
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080074#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SUNXI_SRAM_ADDRESS
75/* FIXME: this may be larger on some SoCs */
76#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* 32 KiB */
Ian Campbell6efe3692014-05-05 11:52:26 +010077
78#define CONFIG_SYS_INIT_SP_OFFSET \
79 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
80#define CONFIG_SYS_INIT_SP_ADDR \
81 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
82
Ian Campbell6efe3692014-05-05 11:52:26 +010083#define PHYS_SDRAM_0 CONFIG_SYS_SDRAM_BASE
84#define PHYS_SDRAM_0_SIZE 0x80000000 /* 2 GiB */
85
Ian Campbella2ebf922014-07-18 20:38:41 +010086#ifdef CONFIG_AHCI
Bernhard Nortmannb4946db2015-06-10 10:51:40 +020087#define CONFIG_SYS_64BIT_LBA
Ian Campbella2ebf922014-07-18 20:38:41 +010088#endif
89
Hans de Goede3ce35f92015-08-16 14:48:22 +020090#ifdef CONFIG_NAND_SUNXI
Boris Brezillon94754ad2016-06-15 21:09:27 +020091#define CONFIG_SYS_NAND_MAX_ECCPOS 1664
Boris Brezillon57f20382016-06-15 21:09:23 +020092#define CONFIG_SYS_MAX_NAND_DEVICE 8
Piotr Zierhoffere2b662b2015-07-23 14:33:03 +020093#endif
94
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010095/* mmc config */
Maxime Riparde0c7aa42015-10-15 22:04:07 +020096#ifdef CONFIG_MMC
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010097#define CONFIG_MMC_SUNXI_SLOT 0
Maxime Ripardd780cdc2017-02-27 18:22:03 +010098#endif
99
100#if defined(CONFIG_ENV_IS_IN_MMC)
Maxime Ripard814d82b2018-01-16 09:44:24 +0100101
102#ifdef CONFIG_ARM64
103/*
104 * This is actually (CONFIG_ENV_OFFSET -
105 * (CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)), but the value will be used
106 * directly in a makefile, without the preprocessor expansion.
107 */
108#define CONFIG_BOARD_SIZE_LIMIT 0x7e000
109#endif
110
Emmanuel Vadot63b45782016-11-05 20:51:11 +0100111#define CONFIG_SYS_MMC_MAX_DEVICE 4
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +0800112#endif
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100113
Ian Campbell6efe3692014-05-05 11:52:26 +0100114/*
115 * Miscellaneous configurable options
116 */
Ian Campbell428734e2014-10-07 14:20:30 +0100117#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
118#define CONFIG_SYS_PBSIZE 1024 /* Print Buffer Size */
Ian Campbell6efe3692014-05-05 11:52:26 +0100119
Ian Campbell6efe3692014-05-05 11:52:26 +0100120/* standalone support */
Hans de Goeded241ecf2015-05-19 22:12:31 +0200121#define CONFIG_STANDALONE_LOAD_ADDR CONFIG_SYS_LOAD_ADDR
Ian Campbell6efe3692014-05-05 11:52:26 +0100122
Ian Campbell6efe3692014-05-05 11:52:26 +0100123/* FLASH and environment organization */
124
Boris Brezillon8646f2a2015-07-27 16:21:26 +0200125#define CONFIG_SYS_MONITOR_LEN (768 << 10) /* 768 KiB */
Ian Campbell6efe3692014-05-05 11:52:26 +0100126
Simon Glass5debe1f2015-02-07 10:47:30 -0700127#define CONFIG_SPL_BOARD_LOAD_IMAGE
128
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800129/*
130 * We cannot use expressions here, because expressions won't be evaluated in
131 * autoconf.mk.
132 */
133#if CONFIG_SUNXI_SRAM_ADDRESS == 0x10000
Siarhei Siamashka6b0cd012017-04-26 01:32:49 +0100134#define CONFIG_SPL_MAX_SIZE 0x7fa0 /* 32 KiB */
Andre Przywaracced7482017-04-26 01:32:42 +0100135#ifdef CONFIG_ARM64
136/* end of SRAM A2 for now, as SRAM A1 is pretty tight for an ARM64 build */
137#define LOW_LEVEL_SRAM_STACK 0x00054000
138#else
Andre Przywarade454ec2017-02-16 01:20:23 +0000139#define LOW_LEVEL_SRAM_STACK 0x00018000
Andre Przywaracced7482017-04-26 01:32:42 +0100140#endif /* !CONFIG_ARM64 */
Icenowy Zheng73210762018-07-21 16:20:24 +0800141#elif CONFIG_SUNXI_SRAM_ADDRESS == 0x20000
Jernej Skrabece638e052021-01-11 21:11:46 +0100142#ifdef CONFIG_MACH_SUN50I_H616
143#define CONFIG_SPL_MAX_SIZE 0xbfa0 /* 48 KiB */
144#define LOW_LEVEL_SRAM_STACK 0x58000
145#else
Icenowy Zheng73210762018-07-21 16:20:24 +0800146#define CONFIG_SPL_MAX_SIZE 0x7fa0 /* 32 KiB */
147/* end of SRAM A2 on H6 for now */
148#define LOW_LEVEL_SRAM_STACK 0x00118000
Jernej Skrabece638e052021-01-11 21:11:46 +0100149#endif
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200150#else
Siarhei Siamashka6b0cd012017-04-26 01:32:49 +0100151#define CONFIG_SPL_MAX_SIZE 0x5fa0 /* 24KB on sun4i/sun7i */
Andre Przywarade454ec2017-02-16 01:20:23 +0000152#define LOW_LEVEL_SRAM_STACK 0x00008000 /* End of sram */
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200153#endif
Ian Campbell140d8322014-05-05 11:52:30 +0100154
Andre Przywarade454ec2017-02-16 01:20:23 +0000155#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
156
Jernej Skrabece638e052021-01-11 21:11:46 +0100157#ifndef CONFIG_MACH_SUN50I_H616
Ian Campbell140d8322014-05-05 11:52:30 +0100158#define CONFIG_SPL_PAD_TO 32768 /* decimal for 'dd' */
Jernej Skrabece638e052021-01-11 21:11:46 +0100159#endif
Ian Campbell140d8322014-05-05 11:52:30 +0100160
Hans de Goede73d7d422014-06-09 11:37:00 +0200161/* Ethernet support */
Hans de Goede73d7d422014-06-09 11:37:00 +0200162
Paul Kocialkowski00529e32015-08-04 17:04:09 +0200163#ifdef CONFIG_USB_EHCI_HCD
Hans de Goede804fa572015-05-10 14:10:27 +0200164#define CONFIG_USB_OHCI_NEW
Hans de Goede804fa572015-05-10 14:10:27 +0200165#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1
Hans de Goedef494cad2015-01-11 17:17:00 +0100166#endif
167
Ian Campbell6efe3692014-05-05 11:52:26 +0100168#ifndef CONFIG_SPL_BUILD
Hans de Goede6f2da072014-07-31 23:04:45 +0200169
Andre Przywara65d2d1d2016-05-04 22:15:32 +0100170#ifdef CONFIG_ARM64
171/*
172 * Boards seem to come with at least 512MB of DRAM.
173 * The kernel should go at 512K, which is the default text offset (that will
174 * be adjusted at runtime if needed).
175 * There is no compression for arm64 kernels (yet), so leave some space
176 * for really big kernels, say 256MB for now.
177 * Scripts, PXE and DTBs should go afterwards, leaving the rest for the initrd.
Andre Przywara65d2d1d2016-05-04 22:15:32 +0100178 */
Jernej Skrabec7654ef82021-03-23 21:27:31 +0100179#define BOOTM_SIZE __stringify(0xa000000)
180#define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(0080000))
Arnaud Ferrarisd08e1292021-02-20 13:14:15 +0100181#define KERNEL_COMP_ADDR_R __stringify(SDRAM_OFFSET(4000000))
182#define KERNEL_COMP_SIZE __stringify(0xb000000)
Jernej Skrabec7654ef82021-03-23 21:27:31 +0100183#define FDT_ADDR_R __stringify(SDRAM_OFFSET(FA00000))
184#define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(FC00000))
185#define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(FD00000))
186#define FDTOVERLAY_ADDR_R __stringify(SDRAM_OFFSET(FE00000))
187#define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(FF00000))
Andre Przywara65d2d1d2016-05-04 22:15:32 +0100188
189#else
Hans de Goede3400a7c2014-12-24 16:08:30 +0100190/*
Hans de Goede9f7dc802015-09-13 17:16:54 +0200191 * 160M RAM (256M minimum minus 64MB heap + 32MB for u-boot, stack, fb, etc.
Hans de Goede3400a7c2014-12-24 16:08:30 +0100192 * 32M uncompressed kernel, 16M compressed kernel, 1M fdt,
Jernej Skrabec7654ef82021-03-23 21:27:31 +0100193 * 1M script, 1M pxe, 1M dt overlay and the ramdisk at the end.
Hans de Goede3400a7c2014-12-24 16:08:30 +0100194 */
Icenowy Zheng52e61882017-04-08 15:30:12 +0800195#ifndef CONFIG_MACH_SUN8I_V3S
Jernej Skrabec7654ef82021-03-23 21:27:31 +0100196#define BOOTM_SIZE __stringify(0xa000000)
197#define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(2000000))
198#define FDT_ADDR_R __stringify(SDRAM_OFFSET(3000000))
199#define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(3100000))
200#define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(3200000))
201#define FDTOVERLAY_ADDR_R __stringify(SDRAM_OFFSET(3300000))
202#define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(3400000))
Icenowy Zheng52e61882017-04-08 15:30:12 +0800203#else
204/*
205 * 64M RAM minus 2MB heap + 16MB for u-boot, stack, fb, etc.
206 * 16M uncompressed kernel, 8M compressed kernel, 1M fdt,
Jernej Skrabec7654ef82021-03-23 21:27:31 +0100207 * 1M script, 1M pxe, 1M dt overlay and the ramdisk at the end.
Icenowy Zheng52e61882017-04-08 15:30:12 +0800208 */
Jernej Skrabec7654ef82021-03-23 21:27:31 +0100209#define BOOTM_SIZE __stringify(0x2e00000)
210#define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(1000000))
211#define FDT_ADDR_R __stringify(SDRAM_OFFSET(1800000))
212#define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(1900000))
213#define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(1A00000))
214#define FDTOVERLAY_ADDR_R __stringify(SDRAM_OFFSET(1B00000))
215#define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(1C00000))
Icenowy Zheng52e61882017-04-08 15:30:12 +0800216#endif
Andre Przywara65d2d1d2016-05-04 22:15:32 +0100217#endif
Siarhei Siamashkadb418342015-10-25 06:44:46 +0200218
Hans de Goede2f60c312014-08-01 09:37:58 +0200219#define MEM_LAYOUT_ENV_SETTINGS \
Icenowy Zheng52e61882017-04-08 15:30:12 +0800220 "bootm_size=" BOOTM_SIZE "\0" \
Siarhei Siamashkadb418342015-10-25 06:44:46 +0200221 "kernel_addr_r=" KERNEL_ADDR_R "\0" \
222 "fdt_addr_r=" FDT_ADDR_R "\0" \
223 "scriptaddr=" SCRIPT_ADDR_R "\0" \
224 "pxefile_addr_r=" PXEFILE_ADDR_R "\0" \
Jernej Skrabec7654ef82021-03-23 21:27:31 +0100225 "fdtoverlay_addr_r=" FDTOVERLAY_ADDR_R "\0" \
Siarhei Siamashkadb418342015-10-25 06:44:46 +0200226 "ramdisk_addr_r=" RAMDISK_ADDR_R "\0"
227
Arnaud Ferrarisd08e1292021-02-20 13:14:15 +0100228#ifdef CONFIG_ARM64
229
230#define MEM_LAYOUT_ENV_EXTRA_SETTINGS \
231 "kernel_comp_addr_r=" KERNEL_COMP_ADDR_R "\0" \
232 "kernel_comp_size=" KERNEL_COMP_SIZE "\0"
233
234#else
235
236#define MEM_LAYOUT_ENV_EXTRA_SETTINGS ""
237
238#endif
239
Siarhei Siamashkadb418342015-10-25 06:44:46 +0200240#define DFU_ALT_INFO_RAM \
241 "dfu_alt_info_ram=" \
242 "kernel ram " KERNEL_ADDR_R " 0x1000000;" \
243 "fdt ram " FDT_ADDR_R " 0x100000;" \
244 "ramdisk ram " RAMDISK_ADDR_R " 0x4000000\0"
Hans de Goede2f60c312014-08-01 09:37:58 +0200245
Chen-Yu Tsai4fb00c72014-10-07 15:11:49 +0800246#ifdef CONFIG_MMC
Karsten Merker16b91632015-12-16 20:59:40 +0100247#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Maxime Ripard65cefba2017-08-23 10:12:22 +0200248#define BOOTENV_DEV_MMC_AUTO(devtypeu, devtypel, instance) \
249 BOOTENV_DEV_MMC(MMC, mmc, 0) \
250 BOOTENV_DEV_MMC(MMC, mmc, 1) \
251 "bootcmd_mmc_auto=" \
252 "if test ${mmc_bootdev} -eq 1; then " \
253 "run bootcmd_mmc1; " \
254 "run bootcmd_mmc0; " \
255 "elif test ${mmc_bootdev} -eq 0; then " \
256 "run bootcmd_mmc0; " \
257 "run bootcmd_mmc1; " \
258 "fi\0"
259
260#define BOOTENV_DEV_NAME_MMC_AUTO(devtypeu, devtypel, instance) \
261 "mmc_auto "
262
263#define BOOT_TARGET_DEVICES_MMC(func) func(MMC_AUTO, mmc_auto, na)
Karsten Merker16b91632015-12-16 20:59:40 +0100264#else
Maxime Ripard65cefba2017-08-23 10:12:22 +0200265#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
Karsten Merker16b91632015-12-16 20:59:40 +0100266#endif
Chen-Yu Tsai4fb00c72014-10-07 15:11:49 +0800267#else
268#define BOOT_TARGET_DEVICES_MMC(func)
269#endif
270
Hans de Goede6f2da072014-07-31 23:04:45 +0200271#ifdef CONFIG_AHCI
272#define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0)
273#else
274#define BOOT_TARGET_DEVICES_SCSI(func)
275#endif
276
Paul Kocialkowski00529e32015-08-04 17:04:09 +0200277#ifdef CONFIG_USB_STORAGE
Chen-Yu Tsaiee0cf162014-10-03 20:16:22 +0800278#define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0)
279#else
280#define BOOT_TARGET_DEVICES_USB(func)
281#endif
282
Ondrej Jirman4823c6f2019-02-13 18:50:36 +0100283#ifdef CONFIG_CMD_PXE
284#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
285#else
286#define BOOT_TARGET_DEVICES_PXE(func)
287#endif
288
289#ifdef CONFIG_CMD_DHCP
290#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
291#else
292#define BOOT_TARGET_DEVICES_DHCP(func)
293#endif
294
Bernhard Nortmann8fd443c2015-09-17 18:52:53 +0200295/* FEL boot support, auto-execute boot.scr if a script address was provided */
296#define BOOTENV_DEV_FEL(devtypeu, devtypel, instance) \
297 "bootcmd_fel=" \
298 "if test -n ${fel_booted} && test -n ${fel_scriptaddr}; then " \
299 "echo '(FEL boot)'; " \
300 "source ${fel_scriptaddr}; " \
301 "fi\0"
302#define BOOTENV_DEV_NAME_FEL(devtypeu, devtypel, instance) \
303 "fel "
304
Hans de Goede6f2da072014-07-31 23:04:45 +0200305#define BOOT_TARGET_DEVICES(func) \
Bernhard Nortmann8fd443c2015-09-17 18:52:53 +0200306 func(FEL, fel, na) \
Chen-Yu Tsai4fb00c72014-10-07 15:11:49 +0800307 BOOT_TARGET_DEVICES_MMC(func) \
Hans de Goede6f2da072014-07-31 23:04:45 +0200308 BOOT_TARGET_DEVICES_SCSI(func) \
Chen-Yu Tsaiee0cf162014-10-03 20:16:22 +0800309 BOOT_TARGET_DEVICES_USB(func) \
Ondrej Jirman4823c6f2019-02-13 18:50:36 +0100310 BOOT_TARGET_DEVICES_PXE(func) \
311 BOOT_TARGET_DEVICES_DHCP(func)
Hans de Goede6f2da072014-07-31 23:04:45 +0200312
Hans de Goede8ff8bc82015-10-09 17:11:15 +0100313#ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT
314#define BOOTCMD_SUNXI_COMPAT \
315 "bootcmd_sunxi_compat=" \
316 "setenv root /dev/mmcblk0p3 rootwait; " \
317 "if ext2load mmc 0 0x44000000 uEnv.txt; then " \
318 "echo Loaded environment from uEnv.txt; " \
319 "env import -t 0x44000000 ${filesize}; " \
320 "fi; " \
321 "setenv bootargs console=${console} root=${root} ${extraargs}; " \
322 "ext2load mmc 0 0x43000000 script.bin && " \
323 "ext2load mmc 0 0x48000000 uImage && " \
324 "bootm 0x48000000\0"
325#else
326#define BOOTCMD_SUNXI_COMPAT
327#endif
328
Hans de Goede6f2da072014-07-31 23:04:45 +0200329#include <config_distro_bootcmd.h>
330
Hans de Goede16030822014-09-18 21:03:34 +0200331#ifdef CONFIG_USB_KEYBOARD
332#define CONSOLE_STDIN_SETTINGS \
Hans de Goede16030822014-09-18 21:03:34 +0200333 "stdin=serial,usbkbd\0"
334#else
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200335#define CONSOLE_STDIN_SETTINGS \
336 "stdin=serial\0"
Hans de Goede16030822014-09-18 21:03:34 +0200337#endif
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200338
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000339#ifdef CONFIG_DM_VIDEO
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200340#define CONSOLE_STDOUT_SETTINGS \
341 "stdout=serial,vidconsole\0" \
342 "stderr=serial,vidconsole\0"
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200343#else
344#define CONSOLE_STDOUT_SETTINGS \
345 "stdout=serial\0" \
346 "stderr=serial\0"
347#endif
348
Maxime Ripardbe1d3562017-02-27 18:22:11 +0100349#ifdef CONFIG_MTDIDS_DEFAULT
350#define SUNXI_MTDIDS_DEFAULT \
351 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0"
352#else
353#define SUNXI_MTDIDS_DEFAULT
354#endif
355
356#ifdef CONFIG_MTDPARTS_DEFAULT
357#define SUNXI_MTDPARTS_DEFAULT \
358 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"
359#else
360#define SUNXI_MTDPARTS_DEFAULT
361#endif
362
Maxime Ripard32c544d2017-11-14 21:24:00 +0100363#define PARTS_DEFAULT \
364 "name=loader1,start=8k,size=32k,uuid=${uuid_gpt_loader1};" \
365 "name=loader2,size=984k,uuid=${uuid_gpt_loader2};" \
366 "name=esp,size=128M,bootable,uuid=${uuid_gpt_esp};" \
367 "name=system,size=-,uuid=${uuid_gpt_system};"
368
369#define UUID_GPT_ESP "c12a7328-f81f-11d2-ba4b-00a0c93ec93b"
370
371#ifdef CONFIG_ARM64
372#define UUID_GPT_SYSTEM "b921b045-1df0-41c3-af44-4c6f280d3fae"
373#else
374#define UUID_GPT_SYSTEM "69dad710-2ce4-4e3c-b16c-21a1d49abed3"
375#endif
376
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200377#define CONSOLE_ENV_SETTINGS \
378 CONSOLE_STDIN_SETTINGS \
379 CONSOLE_STDOUT_SETTINGS
380
Andreas Färber26f00d22017-04-14 18:44:47 +0200381#ifdef CONFIG_ARM64
382#define FDTFILE "allwinner/" CONFIG_DEFAULT_DEVICE_TREE ".dtb"
383#else
384#define FDTFILE CONFIG_DEFAULT_DEVICE_TREE ".dtb"
385#endif
386
Hans de Goede6f2da072014-07-31 23:04:45 +0200387#define CONFIG_EXTRA_ENV_SETTINGS \
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200388 CONSOLE_ENV_SETTINGS \
Hans de Goede2f60c312014-08-01 09:37:58 +0200389 MEM_LAYOUT_ENV_SETTINGS \
Arnaud Ferrarisd08e1292021-02-20 13:14:15 +0100390 MEM_LAYOUT_ENV_EXTRA_SETTINGS \
Siarhei Siamashkadb418342015-10-25 06:44:46 +0200391 DFU_ALT_INFO_RAM \
Andreas Färber26f00d22017-04-14 18:44:47 +0200392 "fdtfile=" FDTFILE "\0" \
Hans de Goede2f60c312014-08-01 09:37:58 +0200393 "console=ttyS0,115200\0" \
Maxime Ripardbe1d3562017-02-27 18:22:11 +0100394 SUNXI_MTDIDS_DEFAULT \
395 SUNXI_MTDPARTS_DEFAULT \
Maxime Ripard32c544d2017-11-14 21:24:00 +0100396 "uuid_gpt_esp=" UUID_GPT_ESP "\0" \
397 "uuid_gpt_system=" UUID_GPT_SYSTEM "\0" \
398 "partitions=" PARTS_DEFAULT "\0" \
Hans de Goede8ff8bc82015-10-09 17:11:15 +0100399 BOOTCMD_SUNXI_COMPAT \
Hans de Goede6f2da072014-07-31 23:04:45 +0200400 BOOTENV
401
402#else /* ifndef CONFIG_SPL_BUILD */
403#define CONFIG_EXTRA_ENV_SETTINGS
Ian Campbell6efe3692014-05-05 11:52:26 +0100404#endif
405
406#endif /* _SUNXI_COMMON_CONFIG_H */