Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 2 | /* |
Albert ARIBAUD | 340983d | 2011-04-22 19:41:02 +0200 | [diff] [blame] | 3 | * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net> |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 4 | * |
| 5 | * Based on original Kirkwood support which is |
| 6 | * (C) Copyright 2009 |
| 7 | * Marvell Semiconductor <www.marvell.com> |
| 8 | * Written-by: Prafulla Wadaskar <prafulla@marvell.com> |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef _CONFIG_EDMINIV2_H |
| 12 | #define _CONFIG_EDMINIV2_H |
| 13 | |
| 14 | /* |
Albert ARIBAUD | 2ac3792 | 2015-01-31 22:55:38 +0100 | [diff] [blame] | 15 | * SPL |
| 16 | */ |
| 17 | |
Albert ARIBAUD | 2ac3792 | 2015-01-31 22:55:38 +0100 | [diff] [blame] | 18 | #define CONFIG_SPL_MAX_SIZE 0x0000fff0 |
| 19 | #define CONFIG_SPL_STACK 0x00020000 |
| 20 | #define CONFIG_SPL_BSS_START_ADDR 0x00020000 |
| 21 | #define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff |
| 22 | #define CONFIG_SYS_SPL_MALLOC_START 0x00040000 |
| 23 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff |
Albert ARIBAUD | 2ac3792 | 2015-01-31 22:55:38 +0100 | [diff] [blame] | 24 | #define CONFIG_SYS_UBOOT_BASE 0xfff90000 |
| 25 | #define CONFIG_SYS_UBOOT_START 0x00800000 |
Albert ARIBAUD | 2ac3792 | 2015-01-31 22:55:38 +0100 | [diff] [blame] | 26 | |
| 27 | /* |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 28 | * High Level Configuration Options (easy to change) |
| 29 | */ |
| 30 | |
Lei Wen | 749941a | 2011-10-24 16:27:32 +0000 | [diff] [blame] | 31 | #include <asm/arch/orion5x.h> |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 32 | /* |
| 33 | * CLKs configurations |
| 34 | */ |
| 35 | |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 36 | /* |
| 37 | * Board-specific values for Orion5x MPP low level init: |
| 38 | * - MPPs 12 to 15 are SATA LEDs (mode 5) |
| 39 | * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for |
| 40 | * MPP16 to MPP19, mode 0 for others |
| 41 | */ |
| 42 | |
| 43 | #define ORION5X_MPP0_7 0x00000003 |
| 44 | #define ORION5X_MPP8_15 0x55550000 |
Albert Aribaud | 26137d0 | 2010-08-08 05:17:06 +0530 | [diff] [blame] | 45 | #define ORION5X_MPP16_23 0x00005555 |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 46 | |
| 47 | /* |
| 48 | * Board-specific values for Orion5x GPIO low level init: |
| 49 | * - GPIO3 is input (RTC interrupt) |
| 50 | * - GPIO16 is Power LED control (0 = on, 1 = off) |
| 51 | * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16) |
| 52 | * - GPIO18 is Power Button status (0 = Released, 1 = Pressed) |
Albert ARIBAUD | dea1cfb | 2012-08-16 06:35:21 +0000 | [diff] [blame] | 53 | * - GPIO19 is SATA disk power toggle (toggles on 0-to-1) |
| 54 | * - GPIO22 is SATA disk power status () |
| 55 | * - GPIO23 is supply status for SATA disk () |
| 56 | * - GPIO24 is supply control for board (write 1 to power off) |
| 57 | * Last GPIO is 25, further bits are supposed to be 0. |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 58 | * Enable mask has ones for INPUT, 0 for OUTPUT. |
Albert ARIBAUD | dea1cfb | 2012-08-16 06:35:21 +0000 | [diff] [blame] | 59 | * Default is LED ON, board ON :) |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 60 | */ |
| 61 | |
Albert ARIBAUD | dea1cfb | 2012-08-16 06:35:21 +0000 | [diff] [blame] | 62 | #define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca |
| 63 | #define ORION5X_GPIO_OUT_VALUE 0x00000000 |
| 64 | #define ORION5X_GPIO_IN_POLARITY 0x000000d0 |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 65 | |
| 66 | /* |
| 67 | * NS16550 Configuration |
| 68 | */ |
| 69 | |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 70 | #define CONFIG_SYS_NS16550_SERIAL |
| 71 | #define CONFIG_SYS_NS16550_REG_SIZE (-4) |
| 72 | #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK |
| 73 | #define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE |
| 74 | |
| 75 | /* |
| 76 | * Serial Port configuration |
| 77 | * The following definitions let you select what serial you want to use |
| 78 | * for your console driver. |
| 79 | */ |
| 80 | |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 81 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 82 | { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 } |
| 83 | |
| 84 | /* |
| 85 | * FLASH configuration |
| 86 | */ |
| 87 | |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 88 | #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */ |
| 89 | #define CONFIG_SYS_FLASH_BASE 0xfff80000 |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 90 | |
| 91 | /* auto boot */ |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 92 | |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 93 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */ |
Albert Aribaud | c5b205b | 2010-07-12 22:24:30 +0200 | [diff] [blame] | 94 | |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 95 | /* |
Albert Aribaud | c5b205b | 2010-07-12 22:24:30 +0200 | [diff] [blame] | 96 | * Network |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 97 | */ |
Albert Aribaud | c5b205b | 2010-07-12 22:24:30 +0200 | [diff] [blame] | 98 | |
| 99 | #ifdef CONFIG_CMD_NET |
Albert Aribaud | c5b205b | 2010-07-12 22:24:30 +0200 | [diff] [blame] | 100 | #define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */ |
| 101 | #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */ |
| 102 | #define CONFIG_PHY_BASE_ADR 0x8 |
| 103 | #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */ |
Albert Aribaud | c5b205b | 2010-07-12 22:24:30 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */ |
Albert Aribaud | c5b205b | 2010-07-12 22:24:30 +0200 | [diff] [blame] | 105 | #endif |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 106 | |
| 107 | /* |
Albert Aribaud | 26137d0 | 2010-08-08 05:17:06 +0530 | [diff] [blame] | 108 | * IDE |
| 109 | */ |
Simon Glass | b569a01 | 2017-05-17 03:25:30 -0600 | [diff] [blame] | 110 | #ifdef CONFIG_IDE |
Albert Aribaud | 26137d0 | 2010-08-08 05:17:06 +0530 | [diff] [blame] | 111 | #define __io |
Albert Aribaud | 26137d0 | 2010-08-08 05:17:06 +0530 | [diff] [blame] | 112 | /* Data, registers and alternate blocks are at the same offset */ |
| 113 | #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100) |
| 114 | #define CONFIG_SYS_ATA_REG_OFFSET (0x0100) |
| 115 | #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100) |
| 116 | /* Each 8-bit ATA register is aligned to a 4-bytes address */ |
| 117 | #define CONFIG_SYS_ATA_STRIDE 4 |
| 118 | /* Controller supports 48-bits LBA addressing */ |
| 119 | #define CONFIG_LBA48 |
| 120 | /* A single bus, a single device */ |
| 121 | #define CONFIG_SYS_IDE_MAXBUS 1 |
| 122 | #define CONFIG_SYS_IDE_MAXDEVICE 1 |
| 123 | /* ATA registers base is at SATA controller base */ |
| 124 | #define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE |
| 125 | /* ATA bus 0 is orion5x port 1 on ED Mini V2 */ |
| 126 | #define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET |
| 127 | /* end of IDE defines */ |
| 128 | #endif /* CMD_IDE */ |
| 129 | |
| 130 | /* |
Albert ARIBAUD | 90bdece | 2012-01-15 22:08:41 +0000 | [diff] [blame] | 131 | * Common USB/EHCI configuration |
| 132 | */ |
| 133 | #ifdef CONFIG_CMD_USB |
Albert ARIBAUD | 90bdece | 2012-01-15 22:08:41 +0000 | [diff] [blame] | 134 | #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE |
Albert ARIBAUD | 90bdece | 2012-01-15 22:08:41 +0000 | [diff] [blame] | 135 | #endif /* CONFIG_CMD_USB */ |
| 136 | |
| 137 | /* |
Albert Aribaud | 81c9981 | 2010-08-27 18:26:06 +0200 | [diff] [blame] | 138 | * I2C related stuff |
| 139 | */ |
| 140 | #ifdef CONFIG_CMD_I2C |
Paul Kocialkowski | 2fae3e7 | 2015-04-10 23:09:51 +0200 | [diff] [blame] | 141 | #define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE |
Albert Aribaud | 81c9981 | 2010-08-27 18:26:06 +0200 | [diff] [blame] | 142 | #endif |
| 143 | |
| 144 | /* |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 145 | * Environment variables configurations |
| 146 | */ |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 147 | |
Albert ARIBAUD | c4d48a6 | 2012-02-06 20:32:19 +0530 | [diff] [blame] | 148 | /* Enable command line editing */ |
Albert ARIBAUD | c4d48a6 | 2012-02-06 20:32:19 +0530 | [diff] [blame] | 149 | |
| 150 | /* provide extensive help */ |
Albert ARIBAUD | c4d48a6 | 2012-02-06 20:32:19 +0530 | [diff] [blame] | 151 | |
Albert Aribaud | a2ddee4 | 2010-10-11 13:13:29 +0200 | [diff] [blame] | 152 | /* additions for new relocation code, must be added to all boards */ |
| 153 | #define CONFIG_SYS_SDRAM_BASE 0 |
| 154 | #define CONFIG_SYS_INIT_SP_ADDR \ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 155 | (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE) |
Albert Aribaud | a2ddee4 | 2010-10-11 13:13:29 +0200 | [diff] [blame] | 156 | |
Albert Aribaud | acc41ff | 2010-06-17 19:38:21 +0530 | [diff] [blame] | 157 | #endif /* _CONFIG_EDMINIV2_H */ |