blob: a1731d653b2a0d0bd5898dfd5d4978990495cada [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Albert Aribaudacc41ff2010-06-17 19:38:21 +05302/*
Albert ARIBAUD340983d2011-04-22 19:41:02 +02003 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
Albert Aribaudacc41ff2010-06-17 19:38:21 +05304 *
5 * Based on original Kirkwood support which is
6 * (C) Copyright 2009
7 * Marvell Semiconductor <www.marvell.com>
8 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
Albert Aribaudacc41ff2010-06-17 19:38:21 +05309 */
10
11#ifndef _CONFIG_EDMINIV2_H
12#define _CONFIG_EDMINIV2_H
13
14/*
Albert ARIBAUD2ac37922015-01-31 22:55:38 +010015 * SPL
16 */
17
Albert ARIBAUD2ac37922015-01-31 22:55:38 +010018#define CONFIG_SPL_TEXT_BASE 0xffff0000
19#define CONFIG_SPL_MAX_SIZE 0x0000fff0
20#define CONFIG_SPL_STACK 0x00020000
21#define CONFIG_SPL_BSS_START_ADDR 0x00020000
22#define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff
23#define CONFIG_SYS_SPL_MALLOC_START 0x00040000
24#define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff
Albert ARIBAUD2ac37922015-01-31 22:55:38 +010025#define CONFIG_SYS_UBOOT_BASE 0xfff90000
26#define CONFIG_SYS_UBOOT_START 0x00800000
Albert ARIBAUD2ac37922015-01-31 22:55:38 +010027
28/*
Albert Aribaudacc41ff2010-06-17 19:38:21 +053029 * High Level Configuration Options (easy to change)
30 */
31
32#define CONFIG_MARVELL 1
Albert Aribaudacc41ff2010-06-17 19:38:21 +053033#define CONFIG_FEROCEON 1 /* CPU Core subversion */
Albert Aribaudacc41ff2010-06-17 19:38:21 +053034#define CONFIG_88F5182 1 /* SOC Name */
Albert Aribaudacc41ff2010-06-17 19:38:21 +053035
Lei Wen749941a2011-10-24 16:27:32 +000036#include <asm/arch/orion5x.h>
Albert Aribaudacc41ff2010-06-17 19:38:21 +053037/*
38 * CLKs configurations
39 */
40
Albert Aribaudacc41ff2010-06-17 19:38:21 +053041/*
42 * Board-specific values for Orion5x MPP low level init:
43 * - MPPs 12 to 15 are SATA LEDs (mode 5)
44 * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
45 * MPP16 to MPP19, mode 0 for others
46 */
47
48#define ORION5X_MPP0_7 0x00000003
49#define ORION5X_MPP8_15 0x55550000
Albert Aribaud26137d02010-08-08 05:17:06 +053050#define ORION5X_MPP16_23 0x00005555
Albert Aribaudacc41ff2010-06-17 19:38:21 +053051
52/*
53 * Board-specific values for Orion5x GPIO low level init:
54 * - GPIO3 is input (RTC interrupt)
55 * - GPIO16 is Power LED control (0 = on, 1 = off)
56 * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
57 * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
Albert ARIBAUDdea1cfb2012-08-16 06:35:21 +000058 * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
59 * - GPIO22 is SATA disk power status ()
60 * - GPIO23 is supply status for SATA disk ()
61 * - GPIO24 is supply control for board (write 1 to power off)
62 * Last GPIO is 25, further bits are supposed to be 0.
Albert Aribaudacc41ff2010-06-17 19:38:21 +053063 * Enable mask has ones for INPUT, 0 for OUTPUT.
Albert ARIBAUDdea1cfb2012-08-16 06:35:21 +000064 * Default is LED ON, board ON :)
Albert Aribaudacc41ff2010-06-17 19:38:21 +053065 */
66
Albert ARIBAUDdea1cfb2012-08-16 06:35:21 +000067#define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
68#define ORION5X_GPIO_OUT_VALUE 0x00000000
69#define ORION5X_GPIO_IN_POLARITY 0x000000d0
Albert Aribaudacc41ff2010-06-17 19:38:21 +053070
71/*
72 * NS16550 Configuration
73 */
74
Albert Aribaudacc41ff2010-06-17 19:38:21 +053075#define CONFIG_SYS_NS16550_SERIAL
76#define CONFIG_SYS_NS16550_REG_SIZE (-4)
77#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
78#define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
79
80/*
81 * Serial Port configuration
82 * The following definitions let you select what serial you want to use
83 * for your console driver.
84 */
85
Albert Aribaudacc41ff2010-06-17 19:38:21 +053086#define CONFIG_SYS_BAUDRATE_TABLE \
87 { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
88
89/*
90 * FLASH configuration
91 */
92
93#define CONFIG_SYS_FLASH_CFI
94#define CONFIG_FLASH_CFI_DRIVER
Albert Aribaudacc41ff2010-06-17 19:38:21 +053095#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
96#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
97#define CONFIG_SYS_FLASH_BASE 0xfff80000
Albert Aribaudacc41ff2010-06-17 19:38:21 +053098
99/* auto boot */
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530100
101/*
102 * For booting Linux, the board info and command line data
103 * have to be in the first 8 MB of memory, since this is
104 * the maximum mapped by the Linux kernel during initialization.
105 */
106#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
107#define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
108#define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
109
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530110#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530111/*
Joe Hershberger5a9d7f12015-06-22 16:15:30 -0500112 * Commands configuration
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530113 */
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200114
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530115/*
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200116 * Network
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530117 */
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200118
119#ifdef CONFIG_CMD_NET
120#define CONFIG_MVGBE /* Enable Marvell GbE Driver */
121#define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
122#define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
123#define CONFIG_PHY_BASE_ADR 0x8
124#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
125#define CONFIG_NETCONSOLE /* include NetConsole support */
Albert Aribaudc5b205b2010-07-12 22:24:30 +0200126#define CONFIG_MII /* expose smi ove miiphy interface */
127#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
128#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
129#endif
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530130
131/*
Albert Aribaud26137d02010-08-08 05:17:06 +0530132 * IDE
133 */
Simon Glassb569a012017-05-17 03:25:30 -0600134#ifdef CONFIG_IDE
Albert Aribaud26137d02010-08-08 05:17:06 +0530135#define __io
136#define CONFIG_IDE_PREINIT
Albert Aribaud26137d02010-08-08 05:17:06 +0530137/* ED Mini V has an IDE-compatible SATA connector for port 1 */
Albert Aribaud26137d02010-08-08 05:17:06 +0530138#define CONFIG_MVSATA_IDE_USE_PORT1
139/* Needs byte-swapping for ATA data register */
140#define CONFIG_IDE_SWAP_IO
141/* Data, registers and alternate blocks are at the same offset */
142#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
143#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
144#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
145/* Each 8-bit ATA register is aligned to a 4-bytes address */
146#define CONFIG_SYS_ATA_STRIDE 4
147/* Controller supports 48-bits LBA addressing */
148#define CONFIG_LBA48
149/* A single bus, a single device */
150#define CONFIG_SYS_IDE_MAXBUS 1
151#define CONFIG_SYS_IDE_MAXDEVICE 1
152/* ATA registers base is at SATA controller base */
153#define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
154/* ATA bus 0 is orion5x port 1 on ED Mini V2 */
155#define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
156/* end of IDE defines */
157#endif /* CMD_IDE */
158
159/*
Albert ARIBAUD90bdece2012-01-15 22:08:41 +0000160 * Common USB/EHCI configuration
161 */
162#ifdef CONFIG_CMD_USB
Albert ARIBAUD90bdece2012-01-15 22:08:41 +0000163#define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
Albert ARIBAUD90bdece2012-01-15 22:08:41 +0000164#endif /* CONFIG_CMD_USB */
165
166/*
Albert Aribaud81c99812010-08-27 18:26:06 +0200167 * I2C related stuff
168 */
169#ifdef CONFIG_CMD_I2C
Hans de Goede9830f1c2014-06-13 22:55:48 +0200170#define CONFIG_SYS_I2C
171#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +0200172#define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE
Albert Aribaud81c99812010-08-27 18:26:06 +0200173#define CONFIG_SYS_I2C_SLAVE 0x0
174#define CONFIG_SYS_I2C_SPEED 100000
175#endif
176
177/*
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530178 * Environment variables configurations
179 */
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530180#define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
181#define CONFIG_ENV_SIZE 0x2000
182#define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
183
184/*
185 * Size of malloc() pool
186 */
Albert ARIBAUDa1ec6102012-09-21 14:57:12 +0000187#define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530188
189/*
190 * Other required minimal configurations
191 */
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530192#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530193#define CONFIG_NR_DRAM_BANKS 1
194
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530195#define CONFIG_SYS_LOAD_ADDR 0x00800000
196#define CONFIG_SYS_MEMTEST_START 0x00400000
197#define CONFIG_SYS_MEMTEST_END 0x007fffff
198#define CONFIG_SYS_RESET_ADDRESS 0xffff0000
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530199
Albert ARIBAUDc4d48a62012-02-06 20:32:19 +0530200/* Enable command line editing */
Albert ARIBAUDc4d48a62012-02-06 20:32:19 +0530201
202/* provide extensive help */
Albert ARIBAUDc4d48a62012-02-06 20:32:19 +0530203
Albert Aribauda2ddee42010-10-11 13:13:29 +0200204/* additions for new relocation code, must be added to all boards */
205#define CONFIG_SYS_SDRAM_BASE 0
206#define CONFIG_SYS_INIT_SP_ADDR \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200207 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
Albert Aribauda2ddee42010-10-11 13:13:29 +0200208
Albert Aribaudacc41ff2010-06-17 19:38:21 +0530209#endif /* _CONFIG_EDMINIV2_H */