Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | dea68a7 | 2012-09-13 20:23:35 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 Michal Simek <monstr@monstr.eu> |
| 4 | * Copyright (C) 2012 Xilinx, Inc. All rights reserved. |
Michal Simek | dea68a7 | 2012-09-13 20:23:35 +0000 | [diff] [blame] | 5 | */ |
| 6 | #include <common.h> |
Michal Simek | f31d90f | 2018-01-17 10:56:22 -0300 | [diff] [blame^] | 7 | #include <zynqpl.h> |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 8 | #include <asm/io.h> |
Soren Brinkmann | 102ad00 | 2013-11-21 13:38:54 -0800 | [diff] [blame] | 9 | #include <asm/arch/clk.h> |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 10 | #include <asm/arch/hardware.h> |
Michal Simek | f31d90f | 2018-01-17 10:56:22 -0300 | [diff] [blame^] | 11 | #include <asm/arch/ps7_init_gpl.h> |
| 12 | #include <asm/arch/sys_proto.h> |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 13 | |
Siva Durga Prasad Paladugu | e26ef3b | 2013-11-29 19:01:25 +0530 | [diff] [blame] | 14 | #define ZYNQ_SILICON_VER_MASK 0xF0000000 |
| 15 | #define ZYNQ_SILICON_VER_SHIFT 28 |
| 16 | |
Michal Simek | f31d90f | 2018-01-17 10:56:22 -0300 | [diff] [blame^] | 17 | #if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \ |
| 18 | (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD)) |
| 19 | xilinx_desc fpga = { |
| 20 | .family = xilinx_zynq, |
| 21 | .iface = devcfg, |
| 22 | .operations = &zynq_op, |
| 23 | }; |
| 24 | #endif |
| 25 | |
| 26 | static const struct { |
| 27 | u8 idcode; |
| 28 | #if defined(CONFIG_FPGA) |
| 29 | u32 fpga_size; |
| 30 | #endif |
| 31 | char *devicename; |
| 32 | } zynq_fpga_descs[] = { |
| 33 | ZYNQ_DESC(7Z007S), |
| 34 | ZYNQ_DESC(7Z010), |
| 35 | ZYNQ_DESC(7Z012S), |
| 36 | ZYNQ_DESC(7Z014S), |
| 37 | ZYNQ_DESC(7Z015), |
| 38 | ZYNQ_DESC(7Z020), |
| 39 | ZYNQ_DESC(7Z030), |
| 40 | ZYNQ_DESC(7Z035), |
| 41 | ZYNQ_DESC(7Z045), |
| 42 | ZYNQ_DESC(7Z100), |
| 43 | { /* Sentinel */ }, |
| 44 | }; |
| 45 | |
Michal Simek | d1a428f | 2013-08-22 14:52:02 +0200 | [diff] [blame] | 46 | int arch_cpu_init(void) |
| 47 | { |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 48 | zynq_slcr_unlock(); |
Michal Simek | e60148d | 2014-01-14 14:21:52 +0100 | [diff] [blame] | 49 | #ifndef CONFIG_SPL_BUILD |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 50 | /* Device config APB, unlock the PCAP */ |
| 51 | writel(0x757BDF0D, &devcfg_base->unlock); |
| 52 | writel(0xFFFFFFFF, &devcfg_base->rom_shadow); |
| 53 | |
Michal Simek | 9dc81ec | 2013-08-28 08:26:41 +0200 | [diff] [blame] | 54 | #if (CONFIG_SYS_SDRAM_BASE == 0) |
| 55 | /* remap DDR to zero, FILTERSTART */ |
| 56 | writel(0, &scu_base->filter_start); |
| 57 | |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 58 | /* OCM_CFG, Mask out the ROM, map ram into upper addresses */ |
| 59 | writel(0x1F, &slcr_base->ocm_cfg); |
| 60 | /* FPGA_RST_CTRL, clear resets on AXI fabric ports */ |
| 61 | writel(0x0, &slcr_base->fpga_rst_ctrl); |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 62 | /* Set urgent bits with register */ |
| 63 | writel(0x0, &slcr_base->ddr_urgent_sel); |
| 64 | /* Urgent write, ports S2/S3 */ |
| 65 | writel(0xC, &slcr_base->ddr_urgent); |
Michal Simek | 9dc81ec | 2013-08-28 08:26:41 +0200 | [diff] [blame] | 66 | #endif |
Michal Simek | e60148d | 2014-01-14 14:21:52 +0100 | [diff] [blame] | 67 | #endif |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 68 | zynq_slcr_lock(); |
Michal Simek | d1a428f | 2013-08-22 14:52:02 +0200 | [diff] [blame] | 69 | |
| 70 | return 0; |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 71 | } |
Michal Simek | dea68a7 | 2012-09-13 20:23:35 +0000 | [diff] [blame] | 72 | |
Siva Durga Prasad Paladugu | e26ef3b | 2013-11-29 19:01:25 +0530 | [diff] [blame] | 73 | unsigned int zynq_get_silicon_version(void) |
| 74 | { |
Masahiro Yamada | 04cfea5 | 2016-09-06 22:17:38 +0900 | [diff] [blame] | 75 | return (readl(&devcfg_base->mctrl) & ZYNQ_SILICON_VER_MASK) |
| 76 | >> ZYNQ_SILICON_VER_SHIFT; |
Siva Durga Prasad Paladugu | e26ef3b | 2013-11-29 19:01:25 +0530 | [diff] [blame] | 77 | } |
| 78 | |
Michal Simek | dea68a7 | 2012-09-13 20:23:35 +0000 | [diff] [blame] | 79 | void reset_cpu(ulong addr) |
| 80 | { |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 81 | zynq_slcr_cpu_reset(); |
Michal Simek | dea68a7 | 2012-09-13 20:23:35 +0000 | [diff] [blame] | 82 | while (1) |
| 83 | ; |
| 84 | } |
Michal Simek | 6026411 | 2014-01-03 09:32:35 +0100 | [diff] [blame] | 85 | |
| 86 | #ifndef CONFIG_SYS_DCACHE_OFF |
| 87 | void enable_caches(void) |
| 88 | { |
| 89 | /* Enable D-cache. I-cache is already enabled in start.S */ |
| 90 | dcache_enable(); |
| 91 | } |
| 92 | #endif |
Michal Simek | f31d90f | 2018-01-17 10:56:22 -0300 | [diff] [blame^] | 93 | |
| 94 | static int __maybe_unused cpu_desc_id(void) |
| 95 | { |
| 96 | u32 idcode; |
| 97 | u8 i; |
| 98 | |
| 99 | idcode = zynq_slcr_get_idcode(); |
| 100 | for (i = 0; zynq_fpga_descs[i].idcode; i++) { |
| 101 | if (zynq_fpga_descs[i].idcode == idcode) |
| 102 | return i; |
| 103 | } |
| 104 | |
| 105 | return -ENODEV; |
| 106 | } |
| 107 | |
| 108 | #if defined(CONFIG_ARCH_EARLY_INIT_R) |
| 109 | int arch_early_init_r(void) |
| 110 | { |
| 111 | #if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \ |
| 112 | (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD)) |
| 113 | int cpu_id = cpu_desc_id(); |
| 114 | |
| 115 | if (cpu_id < 0) |
| 116 | return 0; |
| 117 | |
| 118 | fpga.size = zynq_fpga_descs[cpu_id].fpga_size; |
| 119 | fpga.name = zynq_fpga_descs[cpu_id].devicename; |
| 120 | fpga_init(); |
| 121 | fpga_add(fpga_xilinx, &fpga); |
| 122 | #endif |
| 123 | return 0; |
| 124 | } |
| 125 | #endif |