blob: e8f4c19d4908c9d208c0eb6259f53dfef11d4ad7 [file] [log] [blame]
Michal Simekdea68a72012-09-13 20:23:35 +00001/*
2 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
3 * Copyright (C) 2012 Xilinx, Inc. All rights reserved.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23#include <common.h>
Michal Simek6d464802013-02-04 12:42:25 +010024#include <asm/io.h>
Michal Simekeb1dfa72013-02-04 12:38:59 +010025#include <asm/arch/sys_proto.h>
Michal Simek6d464802013-02-04 12:42:25 +010026#include <asm/arch/hardware.h>
27
28void lowlevel_init(void)
29{
30 zynq_slcr_unlock();
31 /* remap DDR to zero, FILTERSTART */
32 writel(0, &scu_base->filter_start);
33
34 /* Device config APB, unlock the PCAP */
35 writel(0x757BDF0D, &devcfg_base->unlock);
36 writel(0xFFFFFFFF, &devcfg_base->rom_shadow);
37
38 /* OCM_CFG, Mask out the ROM, map ram into upper addresses */
39 writel(0x1F, &slcr_base->ocm_cfg);
40 /* FPGA_RST_CTRL, clear resets on AXI fabric ports */
41 writel(0x0, &slcr_base->fpga_rst_ctrl);
42 /* TZ_DDR_RAM, Set DDR trust zone non-secure */
43 writel(0xFFFFFFFF, &slcr_base->trust_zone);
44 /* Set urgent bits with register */
45 writel(0x0, &slcr_base->ddr_urgent_sel);
46 /* Urgent write, ports S2/S3 */
47 writel(0xC, &slcr_base->ddr_urgent);
Michal Simekdea68a72012-09-13 20:23:35 +000048
Michal Simek6d464802013-02-04 12:42:25 +010049 zynq_slcr_lock();
50}
Michal Simekdea68a72012-09-13 20:23:35 +000051
52void reset_cpu(ulong addr)
53{
Michal Simekeb1dfa72013-02-04 12:38:59 +010054 zynq_slcr_cpu_reset();
Michal Simekdea68a72012-09-13 20:23:35 +000055 while (1)
56 ;
57}