Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
| 2 | /* |
| 3 | * (C) Copyright 2006-2010 |
| 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * mpc8349emds board configuration file |
| 9 | * |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | #define CONFIG_E300 1 /* E300 Family */ |
| 19 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 20 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 21 | |
| 22 | /* |
| 23 | * DDR Setup |
| 24 | */ |
| 25 | #define CONFIG_DDR_ECC /* support DDR ECC function */ |
| 26 | #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ |
| 27 | #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ |
| 28 | |
| 29 | /* |
| 30 | * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver |
| 31 | * unselect it to use old spd_sdram.c |
| 32 | */ |
| 33 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 34 | #define SPD_EEPROM_ADDRESS1 0x52 |
| 35 | #define SPD_EEPROM_ADDRESS2 0x51 |
| 36 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 37 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 38 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 39 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 40 | |
| 41 | /* |
| 42 | * 32-bit data path mode. |
| 43 | * |
| 44 | * Please note that using this mode for devices with the real density of 64-bit |
| 45 | * effectively reduces the amount of available memory due to the effect of |
| 46 | * wrapping around while translating address to row/columns, for example in the |
| 47 | * 256MB module the upper 128MB get aliased with contents of the lower |
| 48 | * 128MB); normally this define should be used for devices with real 32-bit |
| 49 | * data path. |
| 50 | */ |
| 51 | #undef CONFIG_DDR_32BIT |
| 52 | |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 53 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 54 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
| 55 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) |
| 56 | #undef CONFIG_DDR_2T_TIMING |
| 57 | |
| 58 | /* |
| 59 | * DDRCDR - DDR Control Driver Register |
| 60 | */ |
| 61 | #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 |
| 62 | |
| 63 | #if defined(CONFIG_SPD_EEPROM) |
| 64 | /* |
| 65 | * Determine DDR configuration from I2C interface. |
| 66 | */ |
| 67 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 68 | #else |
| 69 | /* |
| 70 | * Manually set up DDR parameters |
| 71 | */ |
| 72 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
| 73 | #if defined(CONFIG_DDR_II) |
| 74 | #define CONFIG_SYS_DDRCDR 0x80080001 |
| 75 | #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f |
| 76 | #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 |
| 77 | #define CONFIG_SYS_DDR_TIMING_0 0x00220802 |
| 78 | #define CONFIG_SYS_DDR_TIMING_1 0x38357322 |
| 79 | #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 |
| 80 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 81 | #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 |
| 82 | #define CONFIG_SYS_DDR_MODE 0x47d00432 |
| 83 | #define CONFIG_SYS_DDR_MODE2 0x8000c000 |
| 84 | #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 |
| 85 | #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 |
| 86 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 |
| 87 | #else |
| 88 | #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ |
| 89 | | CSCONFIG_ROW_BIT_13 \ |
| 90 | | CSCONFIG_COL_BIT_10) |
| 91 | #define CONFIG_SYS_DDR_TIMING_1 0x36332321 |
| 92 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
| 93 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
| 94 | #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ |
| 95 | |
| 96 | #if defined(CONFIG_DDR_32BIT) |
| 97 | /* set burst length to 8 for 32-bit data path */ |
| 98 | /* DLL,normal,seq,4/2.5, 8 burst len */ |
| 99 | #define CONFIG_SYS_DDR_MODE 0x00000023 |
| 100 | #else |
| 101 | /* the default burst length is 4 - for 64-bit data path */ |
| 102 | /* DLL,normal,seq,4/2.5, 4 burst len */ |
| 103 | #define CONFIG_SYS_DDR_MODE 0x00000022 |
| 104 | #endif |
| 105 | #endif |
| 106 | #endif |
| 107 | |
| 108 | /* |
| 109 | * SDRAM on the Local Bus |
| 110 | */ |
| 111 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ |
| 112 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
| 113 | |
| 114 | /* |
| 115 | * FLASH on the Local Bus |
| 116 | */ |
| 117 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
| 118 | #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ |
| 119 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 120 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 121 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
| 122 | |
| 123 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 124 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 125 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 126 | |
| 127 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 128 | |
| 129 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 130 | #define CONFIG_SYS_RAMBOOT |
| 131 | #else |
| 132 | #undef CONFIG_SYS_RAMBOOT |
| 133 | #endif |
| 134 | |
| 135 | /* |
| 136 | * BCSR register on local bus 32KB, 8-bit wide for MDS config reg |
| 137 | */ |
| 138 | #define CONFIG_SYS_BCSR 0xE2400000 |
| 139 | /* Access window base at BCSR base */ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 140 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 141 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 142 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
| 143 | |
| 144 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 145 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
| 146 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 147 | |
| 148 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
| 149 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
| 150 | |
| 151 | /* |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 152 | * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. |
| 153 | */ |
| 154 | |
| 155 | /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ |
| 156 | /* |
| 157 | * Base Register 2 and Option Register 2 configure SDRAM. |
| 158 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
| 159 | * |
| 160 | * For BR2, need: |
| 161 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 162 | * port-size = 32-bits = BR2[19:20] = 11 |
| 163 | * no parity checking = BR2[21:22] = 00 |
| 164 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 165 | * Valid = BR[31] = 1 |
| 166 | * |
| 167 | * 0 4 8 12 16 20 24 28 |
| 168 | * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 |
| 169 | */ |
| 170 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 171 | /* |
| 172 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
| 173 | * |
| 174 | * For OR2, need: |
| 175 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 176 | * XAM, OR2[17:18] = 11 |
| 177 | * 9 columns OR2[19-21] = 010 |
| 178 | * 13 rows OR2[23-25] = 100 |
| 179 | * EAD set for extra time OR[31] = 1 |
| 180 | * |
| 181 | * 0 4 8 12 16 20 24 28 |
| 182 | * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 |
| 183 | */ |
| 184 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 185 | |
| 186 | /* LB sdram refresh timer, about 6us */ |
| 187 | #define CONFIG_SYS_LBC_LSRT 0x32000000 |
| 188 | /* LB refresh timer prescal, 266MHz/32 */ |
| 189 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 |
| 190 | |
| 191 | #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ |
| 192 | | LSDMR_BSMA1516 \ |
| 193 | | LSDMR_RFCR8 \ |
| 194 | | LSDMR_PRETOACT6 \ |
| 195 | | LSDMR_ACTTORW3 \ |
| 196 | | LSDMR_BL8 \ |
| 197 | | LSDMR_WRC3 \ |
| 198 | | LSDMR_CL3) |
| 199 | |
| 200 | /* |
| 201 | * SDRAM Controller configuration sequence. |
| 202 | */ |
| 203 | #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) |
| 204 | #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 205 | #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 206 | #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) |
| 207 | #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) |
| 208 | |
| 209 | /* |
| 210 | * Serial Port |
| 211 | */ |
| 212 | #define CONFIG_SYS_NS16550_SERIAL |
| 213 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 214 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
| 215 | |
| 216 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 217 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
| 218 | |
| 219 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 220 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
| 221 | |
| 222 | /* I2C */ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 223 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
| 224 | |
| 225 | /* SPI */ |
| 226 | #undef CONFIG_SOFT_SPI /* SPI bit-banged */ |
| 227 | |
| 228 | /* GPIOs. Used as SPI chip selects */ |
| 229 | #define CONFIG_SYS_GPIO1_PRELIM |
| 230 | #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ |
| 231 | #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ |
| 232 | |
| 233 | /* TSEC */ |
| 234 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
| 235 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
| 236 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
| 237 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
| 238 | |
| 239 | /* USB */ |
| 240 | #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ |
| 241 | |
| 242 | /* |
| 243 | * General PCI |
| 244 | * Addresses are mapped 1-1. |
| 245 | */ |
| 246 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 247 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 248 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 249 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 250 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 251 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
| 252 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 253 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 254 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
| 255 | |
| 256 | #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 |
| 257 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
| 258 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ |
| 259 | #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 |
| 260 | #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE |
| 261 | #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ |
| 262 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
| 263 | #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 |
| 264 | #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ |
| 265 | |
| 266 | #if defined(CONFIG_PCI) |
| 267 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 268 | #if !defined(CONFIG_PCI_PNP) |
| 269 | #define PCI_ENET0_IOADDR 0xFIXME |
| 270 | #define PCI_ENET0_MEMADDR 0xFIXME |
| 271 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
| 272 | #endif |
| 273 | |
| 274 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 275 | |
| 276 | #endif /* CONFIG_PCI */ |
| 277 | |
| 278 | /* |
| 279 | * TSEC configuration |
| 280 | */ |
| 281 | |
| 282 | #if defined(CONFIG_TSEC_ENET) |
| 283 | |
| 284 | #define CONFIG_GMII 1 /* MII PHY management */ |
| 285 | #define CONFIG_TSEC1 1 |
| 286 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 287 | #define CONFIG_TSEC2 1 |
| 288 | #define CONFIG_TSEC2_NAME "TSEC1" |
| 289 | #define TSEC1_PHY_ADDR 0 |
| 290 | #define TSEC2_PHY_ADDR 1 |
| 291 | #define TSEC1_PHYIDX 0 |
| 292 | #define TSEC2_PHYIDX 0 |
| 293 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 294 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 295 | |
| 296 | /* Options are: TSEC[0-1] */ |
| 297 | #define CONFIG_ETHPRIME "TSEC0" |
| 298 | |
| 299 | #endif /* CONFIG_TSEC_ENET */ |
| 300 | |
| 301 | /* |
| 302 | * Configure on-board RTC |
| 303 | */ |
| 304 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
| 305 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
| 306 | |
| 307 | /* |
| 308 | * Environment |
| 309 | */ |
| 310 | #ifndef CONFIG_SYS_RAMBOOT |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 311 | /* Address and size of Redundant Environment Sector */ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 312 | #endif |
| 313 | |
| 314 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 315 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 316 | |
| 317 | /* |
| 318 | * BOOTP options |
| 319 | */ |
| 320 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 321 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 322 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 323 | |
| 324 | /* |
| 325 | * Miscellaneous configurable options |
| 326 | */ |
| 327 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
| 328 | |
| 329 | /* |
| 330 | * For booting Linux, the board info and command line data |
| 331 | * have to be in the first 256 MB of memory, since this is |
| 332 | * the maximum mapped by the Linux kernel during initialization. |
| 333 | */ |
| 334 | /* Initial Memory map for Linux*/ |
| 335 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
| 336 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 337 | |
| 338 | #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ |
| 339 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 340 | /* |
| 341 | * System performance |
| 342 | */ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 343 | #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ |
| 344 | #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ |
| 345 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ |
| 346 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ |
| 347 | |
| 348 | /* System IO Config */ |
| 349 | #define CONFIG_SYS_SICRH 0 |
| 350 | #define CONFIG_SYS_SICRL SICRL_LDP_A |
| 351 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 352 | #ifdef CONFIG_PCI |
| 353 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 354 | #endif |
| 355 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 356 | #if defined(CONFIG_CMD_KGDB) |
| 357 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
| 358 | #endif |
| 359 | |
| 360 | /* |
| 361 | * Environment Configuration |
| 362 | */ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 363 | |
| 364 | #if defined(CONFIG_TSEC_ENET) |
| 365 | #define CONFIG_HAS_ETH1 |
| 366 | #define CONFIG_HAS_ETH0 |
| 367 | #endif |
| 368 | |
| 369 | #define CONFIG_HOSTNAME "mpc8349emds" |
| 370 | #define CONFIG_ROOTPATH "/nfsroot/rootfs" |
| 371 | #define CONFIG_BOOTFILE "uImage" |
| 372 | |
| 373 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
| 374 | |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 375 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 376 | "netdev=eth0\0" \ |
| 377 | "hostname=mpc8349emds\0" \ |
| 378 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 379 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 380 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 381 | "addip=setenv bootargs ${bootargs} " \ |
| 382 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 383 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 384 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
| 385 | "flash_nfs=run nfsargs addip addtty;" \ |
| 386 | "bootm ${kernel_addr}\0" \ |
| 387 | "flash_self=run ramargs addip addtty;" \ |
| 388 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 389 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
| 390 | "bootm\0" \ |
| 391 | "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ |
| 392 | "update=protect off fe000000 fe03ffff; " \ |
| 393 | "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ |
| 394 | "upd=run load update\0" \ |
| 395 | "fdtaddr=780000\0" \ |
| 396 | "fdtfile=mpc834x_mds.dtb\0" \ |
| 397 | "" |
| 398 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 399 | #define NFSBOOTCOMMAND \ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 400 | "setenv bootargs root=/dev/nfs rw " \ |
| 401 | "nfsroot=$serverip:$rootpath " \ |
| 402 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 403 | "$netdev:off " \ |
| 404 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 405 | "tftp $loadaddr $bootfile;" \ |
| 406 | "tftp $fdtaddr $fdtfile;" \ |
| 407 | "bootm $loadaddr - $fdtaddr" |
| 408 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 409 | #define RAMBOOTCOMMAND \ |
Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame] | 410 | "setenv bootargs root=/dev/ram rw " \ |
| 411 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 412 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 413 | "tftp $loadaddr $bootfile;" \ |
| 414 | "tftp $fdtaddr $fdtfile;" \ |
| 415 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 416 | |
| 417 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 418 | |
| 419 | #endif /* __CONFIG_H */ |