Mario Six | de017e1 | 2019-01-21 09:17:40 +0100 | [diff] [blame^] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
| 2 | /* |
| 3 | * (C) Copyright 2006-2010 |
| 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * mpc8349emds board configuration file |
| 9 | * |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | #define CONFIG_E300 1 /* E300 Family */ |
| 19 | |
| 20 | #define CONFIG_PCI_66M |
| 21 | #ifdef CONFIG_PCI_66M |
| 22 | #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ |
| 23 | #else |
| 24 | #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ |
| 25 | #endif |
| 26 | |
| 27 | #ifdef CONFIG_PCISLAVE |
| 28 | #define CONFIG_83XX_PCICLK 66666666 /* in Hz */ |
| 29 | #endif /* CONFIG_PCISLAVE */ |
| 30 | |
| 31 | #ifndef CONFIG_SYS_CLK_FREQ |
| 32 | #ifdef CONFIG_PCI_66M |
| 33 | #define CONFIG_SYS_CLK_FREQ 66000000 |
| 34 | #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 |
| 35 | #else |
| 36 | #define CONFIG_SYS_CLK_FREQ 33000000 |
| 37 | #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 |
| 38 | #endif |
| 39 | #endif |
| 40 | |
| 41 | #define CONFIG_SYS_IMMR 0xE0000000 |
| 42 | |
| 43 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 44 | #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ |
| 45 | #define CONFIG_SYS_MEMTEST_END 0x00100000 |
| 46 | |
| 47 | /* |
| 48 | * DDR Setup |
| 49 | */ |
| 50 | #define CONFIG_DDR_ECC /* support DDR ECC function */ |
| 51 | #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ |
| 52 | #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ |
| 53 | |
| 54 | /* |
| 55 | * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver |
| 56 | * unselect it to use old spd_sdram.c |
| 57 | */ |
| 58 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 59 | #define SPD_EEPROM_ADDRESS1 0x52 |
| 60 | #define SPD_EEPROM_ADDRESS2 0x51 |
| 61 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 62 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 63 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 64 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 65 | |
| 66 | /* |
| 67 | * 32-bit data path mode. |
| 68 | * |
| 69 | * Please note that using this mode for devices with the real density of 64-bit |
| 70 | * effectively reduces the amount of available memory due to the effect of |
| 71 | * wrapping around while translating address to row/columns, for example in the |
| 72 | * 256MB module the upper 128MB get aliased with contents of the lower |
| 73 | * 128MB); normally this define should be used for devices with real 32-bit |
| 74 | * data path. |
| 75 | */ |
| 76 | #undef CONFIG_DDR_32BIT |
| 77 | |
| 78 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ |
| 79 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 80 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 81 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
| 82 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) |
| 83 | #undef CONFIG_DDR_2T_TIMING |
| 84 | |
| 85 | /* |
| 86 | * DDRCDR - DDR Control Driver Register |
| 87 | */ |
| 88 | #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 |
| 89 | |
| 90 | #if defined(CONFIG_SPD_EEPROM) |
| 91 | /* |
| 92 | * Determine DDR configuration from I2C interface. |
| 93 | */ |
| 94 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 95 | #else |
| 96 | /* |
| 97 | * Manually set up DDR parameters |
| 98 | */ |
| 99 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
| 100 | #if defined(CONFIG_DDR_II) |
| 101 | #define CONFIG_SYS_DDRCDR 0x80080001 |
| 102 | #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f |
| 103 | #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 |
| 104 | #define CONFIG_SYS_DDR_TIMING_0 0x00220802 |
| 105 | #define CONFIG_SYS_DDR_TIMING_1 0x38357322 |
| 106 | #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 |
| 107 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 108 | #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 |
| 109 | #define CONFIG_SYS_DDR_MODE 0x47d00432 |
| 110 | #define CONFIG_SYS_DDR_MODE2 0x8000c000 |
| 111 | #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 |
| 112 | #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 |
| 113 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 |
| 114 | #else |
| 115 | #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ |
| 116 | | CSCONFIG_ROW_BIT_13 \ |
| 117 | | CSCONFIG_COL_BIT_10) |
| 118 | #define CONFIG_SYS_DDR_TIMING_1 0x36332321 |
| 119 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
| 120 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
| 121 | #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ |
| 122 | |
| 123 | #if defined(CONFIG_DDR_32BIT) |
| 124 | /* set burst length to 8 for 32-bit data path */ |
| 125 | /* DLL,normal,seq,4/2.5, 8 burst len */ |
| 126 | #define CONFIG_SYS_DDR_MODE 0x00000023 |
| 127 | #else |
| 128 | /* the default burst length is 4 - for 64-bit data path */ |
| 129 | /* DLL,normal,seq,4/2.5, 4 burst len */ |
| 130 | #define CONFIG_SYS_DDR_MODE 0x00000022 |
| 131 | #endif |
| 132 | #endif |
| 133 | #endif |
| 134 | |
| 135 | /* |
| 136 | * SDRAM on the Local Bus |
| 137 | */ |
| 138 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ |
| 139 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
| 140 | |
| 141 | /* |
| 142 | * FLASH on the Local Bus |
| 143 | */ |
| 144 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
| 145 | #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ |
| 146 | |
| 147 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ |
| 148 | | BR_PS_16 /* 16 bit port */ \ |
| 149 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 150 | | BR_V) /* valid */ |
| 151 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ |
| 152 | | OR_UPM_XAM \ |
| 153 | | OR_GPCM_CSNT \ |
| 154 | | OR_GPCM_ACS_DIV2 \ |
| 155 | | OR_GPCM_XACS \ |
| 156 | | OR_GPCM_SCY_15 \ |
| 157 | | OR_GPCM_TRLX_SET \ |
| 158 | | OR_GPCM_EHTR_SET \ |
| 159 | | OR_GPCM_EAD) |
| 160 | |
| 161 | /* window base at flash base */ |
| 162 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
| 163 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) |
| 164 | |
| 165 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 166 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
| 167 | |
| 168 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 169 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 170 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 171 | |
| 172 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 173 | |
| 174 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 175 | #define CONFIG_SYS_RAMBOOT |
| 176 | #else |
| 177 | #undef CONFIG_SYS_RAMBOOT |
| 178 | #endif |
| 179 | |
| 180 | /* |
| 181 | * BCSR register on local bus 32KB, 8-bit wide for MDS config reg |
| 182 | */ |
| 183 | #define CONFIG_SYS_BCSR 0xE2400000 |
| 184 | /* Access window base at BCSR base */ |
| 185 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR |
| 186 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
| 187 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ |
| 188 | | BR_PS_8 \ |
| 189 | | BR_MS_GPCM \ |
| 190 | | BR_V) |
| 191 | /* 0x00000801 */ |
| 192 | #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ |
| 193 | | OR_GPCM_XAM \ |
| 194 | | OR_GPCM_CSNT \ |
| 195 | | OR_GPCM_SCY_15 \ |
| 196 | | OR_GPCM_TRLX_CLEAR \ |
| 197 | | OR_GPCM_EHTR_CLEAR) |
| 198 | /* 0xFFFFE8F0 */ |
| 199 | |
| 200 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 201 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 202 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
| 203 | |
| 204 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 205 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
| 206 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 207 | |
| 208 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
| 209 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
| 210 | |
| 211 | /* |
| 212 | * Local Bus LCRR and LBCR regs |
| 213 | * LCRR: DLL bypass, Clock divider is 4 |
| 214 | * External Local Bus rate is |
| 215 | * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV |
| 216 | */ |
| 217 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
| 218 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 |
| 219 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
| 220 | |
| 221 | /* |
| 222 | * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory. |
| 223 | */ |
| 224 | |
| 225 | /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */ |
| 226 | /* |
| 227 | * Base Register 2 and Option Register 2 configure SDRAM. |
| 228 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
| 229 | * |
| 230 | * For BR2, need: |
| 231 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 232 | * port-size = 32-bits = BR2[19:20] = 11 |
| 233 | * no parity checking = BR2[21:22] = 00 |
| 234 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 235 | * Valid = BR[31] = 1 |
| 236 | * |
| 237 | * 0 4 8 12 16 20 24 28 |
| 238 | * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 |
| 239 | */ |
| 240 | |
| 241 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ |
| 242 | | BR_PS_32 /* 32-bit port */ \ |
| 243 | | BR_MS_SDRAM /* MSEL = SDRAM */ \ |
| 244 | | BR_V) /* Valid */ |
| 245 | /* 0xF0001861 */ |
| 246 | #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE |
| 247 | #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) |
| 248 | |
| 249 | /* |
| 250 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
| 251 | * |
| 252 | * For OR2, need: |
| 253 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 254 | * XAM, OR2[17:18] = 11 |
| 255 | * 9 columns OR2[19-21] = 010 |
| 256 | * 13 rows OR2[23-25] = 100 |
| 257 | * EAD set for extra time OR[31] = 1 |
| 258 | * |
| 259 | * 0 4 8 12 16 20 24 28 |
| 260 | * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 |
| 261 | */ |
| 262 | |
| 263 | #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \ |
| 264 | | OR_SDRAM_XAM \ |
| 265 | | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ |
| 266 | | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ |
| 267 | | OR_SDRAM_EAD) |
| 268 | /* 0xFC006901 */ |
| 269 | |
| 270 | /* LB sdram refresh timer, about 6us */ |
| 271 | #define CONFIG_SYS_LBC_LSRT 0x32000000 |
| 272 | /* LB refresh timer prescal, 266MHz/32 */ |
| 273 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 |
| 274 | |
| 275 | #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ |
| 276 | | LSDMR_BSMA1516 \ |
| 277 | | LSDMR_RFCR8 \ |
| 278 | | LSDMR_PRETOACT6 \ |
| 279 | | LSDMR_ACTTORW3 \ |
| 280 | | LSDMR_BL8 \ |
| 281 | | LSDMR_WRC3 \ |
| 282 | | LSDMR_CL3) |
| 283 | |
| 284 | /* |
| 285 | * SDRAM Controller configuration sequence. |
| 286 | */ |
| 287 | #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) |
| 288 | #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 289 | #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 290 | #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) |
| 291 | #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) |
| 292 | |
| 293 | /* |
| 294 | * Serial Port |
| 295 | */ |
| 296 | #define CONFIG_SYS_NS16550_SERIAL |
| 297 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 298 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
| 299 | |
| 300 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 301 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
| 302 | |
| 303 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 304 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
| 305 | |
| 306 | /* I2C */ |
| 307 | #define CONFIG_SYS_I2C |
| 308 | #define CONFIG_SYS_I2C_FSL |
| 309 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 310 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 311 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 312 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 313 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 314 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
| 315 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
| 316 | |
| 317 | /* SPI */ |
| 318 | #undef CONFIG_SOFT_SPI /* SPI bit-banged */ |
| 319 | |
| 320 | /* GPIOs. Used as SPI chip selects */ |
| 321 | #define CONFIG_SYS_GPIO1_PRELIM |
| 322 | #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ |
| 323 | #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ |
| 324 | |
| 325 | /* TSEC */ |
| 326 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
| 327 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
| 328 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
| 329 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
| 330 | |
| 331 | /* USB */ |
| 332 | #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ |
| 333 | |
| 334 | /* |
| 335 | * General PCI |
| 336 | * Addresses are mapped 1-1. |
| 337 | */ |
| 338 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 339 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 340 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 341 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 342 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 343 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
| 344 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 345 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 346 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
| 347 | |
| 348 | #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 |
| 349 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
| 350 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ |
| 351 | #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 |
| 352 | #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE |
| 353 | #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ |
| 354 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
| 355 | #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 |
| 356 | #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ |
| 357 | |
| 358 | #if defined(CONFIG_PCI) |
| 359 | |
| 360 | #define PCI_ONE_PCI1 |
| 361 | #if defined(PCI_64BIT) |
| 362 | #undef PCI_ALL_PCI1 |
| 363 | #undef PCI_TWO_PCI1 |
| 364 | #undef PCI_ONE_PCI1 |
| 365 | #endif |
| 366 | |
| 367 | #define CONFIG_83XX_PCI_STREAMING |
| 368 | |
| 369 | #undef CONFIG_EEPRO100 |
| 370 | #undef CONFIG_TULIP |
| 371 | |
| 372 | #if !defined(CONFIG_PCI_PNP) |
| 373 | #define PCI_ENET0_IOADDR 0xFIXME |
| 374 | #define PCI_ENET0_MEMADDR 0xFIXME |
| 375 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
| 376 | #endif |
| 377 | |
| 378 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 379 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
| 380 | |
| 381 | #endif /* CONFIG_PCI */ |
| 382 | |
| 383 | /* |
| 384 | * TSEC configuration |
| 385 | */ |
| 386 | |
| 387 | #if defined(CONFIG_TSEC_ENET) |
| 388 | |
| 389 | #define CONFIG_GMII 1 /* MII PHY management */ |
| 390 | #define CONFIG_TSEC1 1 |
| 391 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 392 | #define CONFIG_TSEC2 1 |
| 393 | #define CONFIG_TSEC2_NAME "TSEC1" |
| 394 | #define TSEC1_PHY_ADDR 0 |
| 395 | #define TSEC2_PHY_ADDR 1 |
| 396 | #define TSEC1_PHYIDX 0 |
| 397 | #define TSEC2_PHYIDX 0 |
| 398 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 399 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 400 | |
| 401 | /* Options are: TSEC[0-1] */ |
| 402 | #define CONFIG_ETHPRIME "TSEC0" |
| 403 | |
| 404 | #endif /* CONFIG_TSEC_ENET */ |
| 405 | |
| 406 | /* |
| 407 | * Configure on-board RTC |
| 408 | */ |
| 409 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
| 410 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
| 411 | |
| 412 | /* |
| 413 | * Environment |
| 414 | */ |
| 415 | #ifndef CONFIG_SYS_RAMBOOT |
| 416 | #define CONFIG_ENV_ADDR \ |
| 417 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
| 418 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ |
| 419 | #define CONFIG_ENV_SIZE 0x2000 |
| 420 | |
| 421 | /* Address and size of Redundant Environment Sector */ |
| 422 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) |
| 423 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
| 424 | |
| 425 | #else |
| 426 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
| 427 | #define CONFIG_ENV_SIZE 0x2000 |
| 428 | #endif |
| 429 | |
| 430 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 431 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 432 | |
| 433 | /* |
| 434 | * BOOTP options |
| 435 | */ |
| 436 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 437 | |
| 438 | /* |
| 439 | * Command line configuration. |
| 440 | */ |
| 441 | |
| 442 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 443 | |
| 444 | /* |
| 445 | * Miscellaneous configurable options |
| 446 | */ |
| 447 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
| 448 | |
| 449 | /* |
| 450 | * For booting Linux, the board info and command line data |
| 451 | * have to be in the first 256 MB of memory, since this is |
| 452 | * the maximum mapped by the Linux kernel during initialization. |
| 453 | */ |
| 454 | /* Initial Memory map for Linux*/ |
| 455 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
| 456 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 457 | |
| 458 | #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ |
| 459 | |
| 460 | #if 1 /*528/264*/ |
| 461 | #define CONFIG_SYS_HRCW_LOW (\ |
| 462 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 463 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
| 464 | HRCWL_CSB_TO_CLKIN |\ |
| 465 | HRCWL_VCO_1X2 |\ |
| 466 | HRCWL_CORE_TO_CSB_2X1) |
| 467 | #elif 0 /*396/132*/ |
| 468 | #define CONFIG_SYS_HRCW_LOW (\ |
| 469 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 470 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
| 471 | HRCWL_CSB_TO_CLKIN |\ |
| 472 | HRCWL_VCO_1X4 |\ |
| 473 | HRCWL_CORE_TO_CSB_3X1) |
| 474 | #elif 0 /*264/132*/ |
| 475 | #define CONFIG_SYS_HRCW_LOW (\ |
| 476 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 477 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
| 478 | HRCWL_CSB_TO_CLKIN |\ |
| 479 | HRCWL_VCO_1X4 |\ |
| 480 | HRCWL_CORE_TO_CSB_2X1) |
| 481 | #elif 0 /*132/132*/ |
| 482 | #define CONFIG_SYS_HRCW_LOW (\ |
| 483 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 484 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
| 485 | HRCWL_CSB_TO_CLKIN |\ |
| 486 | HRCWL_VCO_1X4 |\ |
| 487 | HRCWL_CORE_TO_CSB_1X1) |
| 488 | #elif 0 /*264/264 */ |
| 489 | #define CONFIG_SYS_HRCW_LOW (\ |
| 490 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 491 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
| 492 | HRCWL_CSB_TO_CLKIN |\ |
| 493 | HRCWL_VCO_1X4 |\ |
| 494 | HRCWL_CORE_TO_CSB_1X1) |
| 495 | #endif |
| 496 | |
| 497 | #ifdef CONFIG_PCISLAVE |
| 498 | #define CONFIG_SYS_HRCW_HIGH (\ |
| 499 | HRCWH_PCI_AGENT |\ |
| 500 | HRCWH_64_BIT_PCI |\ |
| 501 | HRCWH_PCI1_ARBITER_DISABLE |\ |
| 502 | HRCWH_PCI2_ARBITER_DISABLE |\ |
| 503 | HRCWH_CORE_ENABLE |\ |
| 504 | HRCWH_FROM_0X00000100 |\ |
| 505 | HRCWH_BOOTSEQ_DISABLE |\ |
| 506 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 507 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 508 | HRCWH_TSEC1M_IN_GMII |\ |
| 509 | HRCWH_TSEC2M_IN_GMII) |
| 510 | #else |
| 511 | #if defined(PCI_64BIT) |
| 512 | #define CONFIG_SYS_HRCW_HIGH (\ |
| 513 | HRCWH_PCI_HOST |\ |
| 514 | HRCWH_64_BIT_PCI |\ |
| 515 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 516 | HRCWH_PCI2_ARBITER_DISABLE |\ |
| 517 | HRCWH_CORE_ENABLE |\ |
| 518 | HRCWH_FROM_0X00000100 |\ |
| 519 | HRCWH_BOOTSEQ_DISABLE |\ |
| 520 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 521 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 522 | HRCWH_TSEC1M_IN_GMII |\ |
| 523 | HRCWH_TSEC2M_IN_GMII) |
| 524 | #else |
| 525 | #define CONFIG_SYS_HRCW_HIGH (\ |
| 526 | HRCWH_PCI_HOST |\ |
| 527 | HRCWH_32_BIT_PCI |\ |
| 528 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 529 | HRCWH_PCI2_ARBITER_ENABLE |\ |
| 530 | HRCWH_CORE_ENABLE |\ |
| 531 | HRCWH_FROM_0X00000100 |\ |
| 532 | HRCWH_BOOTSEQ_DISABLE |\ |
| 533 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 534 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 535 | HRCWH_TSEC1M_IN_GMII |\ |
| 536 | HRCWH_TSEC2M_IN_GMII) |
| 537 | #endif /* PCI_64BIT */ |
| 538 | #endif /* CONFIG_PCISLAVE */ |
| 539 | |
| 540 | /* |
| 541 | * System performance |
| 542 | */ |
| 543 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ |
| 544 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ |
| 545 | #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ |
| 546 | #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ |
| 547 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ |
| 548 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ |
| 549 | |
| 550 | /* System IO Config */ |
| 551 | #define CONFIG_SYS_SICRH 0 |
| 552 | #define CONFIG_SYS_SICRL SICRL_LDP_A |
| 553 | |
| 554 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
| 555 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ |
| 556 | | HID0_ENABLE_INSTRUCTION_CACHE) |
| 557 | |
| 558 | /* #define CONFIG_SYS_HID0_FINAL (\ |
| 559 | HID0_ENABLE_INSTRUCTION_CACHE |\ |
| 560 | HID0_ENABLE_M_BIT |\ |
| 561 | HID0_ENABLE_ADDRESS_BROADCAST) */ |
| 562 | |
| 563 | #define CONFIG_SYS_HID2 HID2_HBE |
| 564 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 565 | |
| 566 | /* DDR @ 0x00000000 */ |
| 567 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ |
| 568 | | BATL_PP_RW \ |
| 569 | | BATL_MEMCOHERENCE) |
| 570 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ |
| 571 | | BATU_BL_256M \ |
| 572 | | BATU_VS \ |
| 573 | | BATU_VP) |
| 574 | |
| 575 | /* PCI @ 0x80000000 */ |
| 576 | #ifdef CONFIG_PCI |
| 577 | #define CONFIG_PCI_INDIRECT_BRIDGE |
| 578 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ |
| 579 | | BATL_PP_RW \ |
| 580 | | BATL_MEMCOHERENCE) |
| 581 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ |
| 582 | | BATU_BL_256M \ |
| 583 | | BATU_VS \ |
| 584 | | BATU_VP) |
| 585 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ |
| 586 | | BATL_PP_RW \ |
| 587 | | BATL_CACHEINHIBIT \ |
| 588 | | BATL_GUARDEDSTORAGE) |
| 589 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ |
| 590 | | BATU_BL_256M \ |
| 591 | | BATU_VS \ |
| 592 | | BATU_VP) |
| 593 | #else |
| 594 | #define CONFIG_SYS_IBAT1L (0) |
| 595 | #define CONFIG_SYS_IBAT1U (0) |
| 596 | #define CONFIG_SYS_IBAT2L (0) |
| 597 | #define CONFIG_SYS_IBAT2U (0) |
| 598 | #endif |
| 599 | |
| 600 | #ifdef CONFIG_MPC83XX_PCI2 |
| 601 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ |
| 602 | | BATL_PP_RW \ |
| 603 | | BATL_MEMCOHERENCE) |
| 604 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ |
| 605 | | BATU_BL_256M \ |
| 606 | | BATU_VS \ |
| 607 | | BATU_VP) |
| 608 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ |
| 609 | | BATL_PP_RW \ |
| 610 | | BATL_CACHEINHIBIT \ |
| 611 | | BATL_GUARDEDSTORAGE) |
| 612 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ |
| 613 | | BATU_BL_256M \ |
| 614 | | BATU_VS \ |
| 615 | | BATU_VP) |
| 616 | #else |
| 617 | #define CONFIG_SYS_IBAT3L (0) |
| 618 | #define CONFIG_SYS_IBAT3U (0) |
| 619 | #define CONFIG_SYS_IBAT4L (0) |
| 620 | #define CONFIG_SYS_IBAT4U (0) |
| 621 | #endif |
| 622 | |
| 623 | /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ |
| 624 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ |
| 625 | | BATL_PP_RW \ |
| 626 | | BATL_CACHEINHIBIT \ |
| 627 | | BATL_GUARDEDSTORAGE) |
| 628 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ |
| 629 | | BATU_BL_256M \ |
| 630 | | BATU_VS \ |
| 631 | | BATU_VP) |
| 632 | |
| 633 | /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ |
| 634 | #define CONFIG_SYS_IBAT6L (0xF0000000 \ |
| 635 | | BATL_PP_RW \ |
| 636 | | BATL_MEMCOHERENCE \ |
| 637 | | BATL_GUARDEDSTORAGE) |
| 638 | #define CONFIG_SYS_IBAT6U (0xF0000000 \ |
| 639 | | BATU_BL_256M \ |
| 640 | | BATU_VS \ |
| 641 | | BATU_VP) |
| 642 | |
| 643 | #define CONFIG_SYS_IBAT7L (0) |
| 644 | #define CONFIG_SYS_IBAT7U (0) |
| 645 | |
| 646 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 647 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 648 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 649 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 650 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 651 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 652 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 653 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
| 654 | #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L |
| 655 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
| 656 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 657 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
| 658 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 659 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 660 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 661 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
| 662 | |
| 663 | #if defined(CONFIG_CMD_KGDB) |
| 664 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
| 665 | #endif |
| 666 | |
| 667 | /* |
| 668 | * Environment Configuration |
| 669 | */ |
| 670 | #define CONFIG_ENV_OVERWRITE |
| 671 | |
| 672 | #if defined(CONFIG_TSEC_ENET) |
| 673 | #define CONFIG_HAS_ETH1 |
| 674 | #define CONFIG_HAS_ETH0 |
| 675 | #endif |
| 676 | |
| 677 | #define CONFIG_HOSTNAME "mpc8349emds" |
| 678 | #define CONFIG_ROOTPATH "/nfsroot/rootfs" |
| 679 | #define CONFIG_BOOTFILE "uImage" |
| 680 | |
| 681 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
| 682 | |
| 683 | #define CONFIG_PREBOOT "echo;" \ |
| 684 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
| 685 | "echo" |
| 686 | |
| 687 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 688 | "netdev=eth0\0" \ |
| 689 | "hostname=mpc8349emds\0" \ |
| 690 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 691 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 692 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 693 | "addip=setenv bootargs ${bootargs} " \ |
| 694 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 695 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 696 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
| 697 | "flash_nfs=run nfsargs addip addtty;" \ |
| 698 | "bootm ${kernel_addr}\0" \ |
| 699 | "flash_self=run ramargs addip addtty;" \ |
| 700 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 701 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
| 702 | "bootm\0" \ |
| 703 | "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ |
| 704 | "update=protect off fe000000 fe03ffff; " \ |
| 705 | "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ |
| 706 | "upd=run load update\0" \ |
| 707 | "fdtaddr=780000\0" \ |
| 708 | "fdtfile=mpc834x_mds.dtb\0" \ |
| 709 | "" |
| 710 | |
| 711 | #define CONFIG_NFSBOOTCOMMAND \ |
| 712 | "setenv bootargs root=/dev/nfs rw " \ |
| 713 | "nfsroot=$serverip:$rootpath " \ |
| 714 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 715 | "$netdev:off " \ |
| 716 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 717 | "tftp $loadaddr $bootfile;" \ |
| 718 | "tftp $fdtaddr $fdtfile;" \ |
| 719 | "bootm $loadaddr - $fdtaddr" |
| 720 | |
| 721 | #define CONFIG_RAMBOOTCOMMAND \ |
| 722 | "setenv bootargs root=/dev/ram rw " \ |
| 723 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 724 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 725 | "tftp $loadaddr $bootfile;" \ |
| 726 | "tftp $fdtaddr $fdtfile;" \ |
| 727 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 728 | |
| 729 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 730 | |
| 731 | #endif /* __CONFIG_H */ |