blob: 6f0e794bad89722112f39033dfec036aa6739fc0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason56ef75c2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liewdd8513c2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liewdd8513c2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
Simon Glassfb64e362020-05-10 11:40:09 -06009#include <linux/stringify.h>
10
TsiChung Liewdd8513c2008-07-23 17:11:47 -050011#define CONFIG_MCFTMR
12
13#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020014#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050015
16#undef CONFIG_WATCHDOG /* disable watchdog */
17
TsiChung Liewdd8513c2008-07-23 17:11:47 -050018
19/* Configuration for environment
20 * Environment is embedded in u-boot in the second sector of the flash
21 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050022
angelo@sysam.it6312a952015-03-29 22:54:16 +020023#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060024 . = DEFINED(env_offset) ? env_offset : .; \
25 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020026
Simon Glassb569a012017-05-17 03:25:30 -060027#ifdef CONFIG_IDE
TsiChung Liewdd8513c2008-07-23 17:11:47 -050028/* ATA */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050029# define CONFIG_IDE_RESET 1
30# define CONFIG_IDE_PREINIT 1
31# define CONFIG_ATAPI
32# undef CONFIG_LBA48
33
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034# define CONFIG_SYS_IDE_MAXBUS 1
35# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liewdd8513c2008-07-23 17:11:47 -050036
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
38# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -050039
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
41# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
42# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
43# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050044#endif
45
46#define CONFIG_DRIVER_DM9000
47#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew7f1a0462008-10-21 10:03:07 +000048# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liewdd8513c2008-07-23 17:11:47 -050049# define DM9000_IO CONFIG_DM9000_BASE
50# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
51# undef CONFIG_DM9000_DEBUG
Jason Jina2fabf12011-08-19 10:18:15 +080052# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liewdd8513c2008-07-23 17:11:47 -050053
TsiChung Liewdd8513c2008-07-23 17:11:47 -050054# define CONFIG_OVERWRITE_ETHADDR_ONCE
55
56# define CONFIG_EXTRA_ENV_SETTINGS \
57 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020058 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050059 "loadaddr=10000\0" \
60 "u-boot=u-boot.bin\0" \
61 "load=tftp ${loadaddr) ${u-boot}\0" \
62 "upd=run load; run prog\0" \
TsiChung Liew3dd72f62010-03-10 11:56:36 -060063 "prog=prot off 0xff800000 0xff82ffff;" \
64 "era 0xff800000 0xff82ffff;" \
TsiChung Liew0212f742010-03-15 19:39:21 -050065 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liewdd8513c2008-07-23 17:11:47 -050066 "save\0" \
67 ""
68#endif
69
Mario Six790d8442018-03-28 14:38:20 +020070#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liewdd8513c2008-07-23 17:11:47 -050071
TsiChung Liew0c1e3252008-08-19 03:01:19 +060072/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
74#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
75#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
76#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Liew0c1e3252008-08-19 03:01:19 +060077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
81#define CONFIG_SYS_FAST_CLK
82#ifdef CONFIG_SYS_FAST_CLK
83# define CONFIG_SYS_PLLCR 0x1243E054
84# define CONFIG_SYS_CLK 140000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050085#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086# define CONFIG_SYS_PLLCR 0x135a4140
87# define CONFIG_SYS_CLK 70000000
TsiChung Liewdd8513c2008-07-23 17:11:47 -050088#endif
89
90/*
91 * Low Level Configuration Settings
92 * (address mappings, register initial values, etc.)
93 * You should know what you are doing if you make changes here.
94 */
95
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
97#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liewdd8513c2008-07-23 17:11:47 -050098
99/*
100 * Definitions for initial stack pointer and data area (in DPRAM)
101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200103#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200104#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500106
107/*
108 * Start addresses for the final memory configuration
109 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500111 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_SDRAM_BASE 0x00000000
113#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500114
115#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500117#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500119#endif
120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_MONITOR_LEN 0x40000
122#define CONFIG_SYS_MALLOC_LEN (256 << 10)
123#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500124
125/*
126 * For booting Linux, the board info and command line data
127 * have to be in the first 8 MB of memory, since this is
128 * the maximum mapped by the Linux kernel during initialization ??
129 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000131#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500132
133/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000134#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
136#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
137#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500138
139#define FLASH_SST6401B 0x200
140#define SST_ID_xF6401B 0x236D236D
141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500143/*
144 * Unable to use CFI driver, due to incompatible sector erase command by SST.
145 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
146 * 0x30 is block erase in SST
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148# define CONFIG_SYS_FLASH_SIZE 0x800000
149# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500150# define CONFIG_FLASH_CFI_LEGACY
151#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152# define CONFIG_SYS_SST_SECT 2048
153# define CONFIG_SYS_SST_SECTSZ 0x1000
154# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500155#endif
156
157/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500159
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600160#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200161 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600162#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200163 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600164#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
165#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
166 CF_ADDRMASK(8) | \
167 CF_ACR_EN | CF_ACR_SM_ALL)
168#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
169 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
170 CF_ACR_EN | CF_ACR_SM_ALL)
171#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
172 CF_CACR_DBWE)
173
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500174/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500176
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000177#define CONFIG_SYS_CS0_BASE 0xFF800000
178#define CONFIG_SYS_CS0_MASK 0x007F0021
179#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500180
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000181#define CONFIG_SYS_CS1_BASE 0xE0000000
182#define CONFIG_SYS_CS1_MASK 0x00000001
183#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500184
185/*-----------------------------------------------------------------------
186 * Port configuration
187 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
189#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
190#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
191#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
192#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
193#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
194#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liewdd8513c2008-07-23 17:11:47 -0500195
196#endif /* _M5253DEMO_H */