blob: c4c7f528b58ea6e8af317c0b36ec7b7eb8a5956f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01002/*
3 * (C) Copyright 2006
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01005 */
6
7#include <common.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -07008#include <fdt_support.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010010#include <ioports.h>
11#include <mpc83xx.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060012#include <asm/bitops.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060013#include <asm/global_data.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010014#include <asm/mpc8349_pci.h>
15#include <i2c.h>
Ben Warren81362c12008-01-16 22:37:42 -050016#include <spi.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010017#include <miiphy.h>
York Sunf0626592013-09-30 09:22:09 -070018#ifdef CONFIG_SYS_FSL_DDR2
19#include <fsl_ddr_sdram.h>
York Sunc3c301e2011-08-26 11:32:45 -070020#else
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010021#include <spd_sdram.h>
York Sunc3c301e2011-08-26 11:32:45 -070022#endif
Simon Glassdbd79542020-05-10 11:40:11 -060023#include <linux/delay.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060024
Kim Phillips3204c7c2007-12-20 15:57:28 -060025#if defined(CONFIG_OF_LIBFDT)
Masahiro Yamada75f82d02018-03-05 01:20:11 +090026#include <linux/libfdt.h>
Kim Phillips774e1b52006-11-01 00:10:40 -060027#endif
28
Simon Glass39f90ba2017-03-31 08:40:25 -060029DECLARE_GLOBAL_DATA_PTR;
30
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010031int fixed_sdram(void);
32void sdram_init(void);
33
Peter Tyser62e73982009-05-22 17:23:24 -050034#if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83xx)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010035void ddr_enable_ecc(unsigned int dram_size);
36#endif
37
38int board_early_init_f (void)
39{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040 volatile u8* bcsr = (volatile u8*)CONFIG_SYS_BCSR;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010041
42 /* Enable flash write */
43 bcsr[1] &= ~0x01;
44
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#ifdef CONFIG_SYS_USE_MPC834XSYS_USB_PHY
Kumar Gala4c7efd82006-04-20 13:45:32 -050046 /* Use USB PHY on SYS board */
47 bcsr[5] |= 0x02;
48#endif
49
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010050 return 0;
51}
52
Simon Glassd35f3382017-04-06 12:47:05 -060053int dram_init(void)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010054{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
York Sunc3c301e2011-08-26 11:32:45 -070056 phys_size_t msize = 0;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010057
58 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060059 return -ENXIO;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010060
61 /* DDR SDRAM - Main SODIMM */
Mario Sixc9f92772019-01-21 09:18:15 +010062 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010063#if defined(CONFIG_SPD_EEPROM)
York Sunf0626592013-09-30 09:22:09 -070064#ifndef CONFIG_SYS_FSL_DDR2
York Sunc3c301e2011-08-26 11:32:45 -070065 msize = spd_sdram() * 1024 * 1024;
66#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
67 ddr_enable_ecc(msize);
68#endif
69#else
70 msize = fsl_ddr_sdram();
71#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010072#else
York Sunc3c301e2011-08-26 11:32:45 -070073 msize = fixed_sdram() * 1024 * 1024;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010074#endif
75 /*
76 * Initialize SDRAM if it is on local bus.
77 */
78 sdram_init();
79
Simon Glass39f90ba2017-03-31 08:40:25 -060080 /* set total bus SDRAM size(bytes) -- DDR */
81 gd->ram_size = msize;
82
83 return 0;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010084}
85
86#if !defined(CONFIG_SPD_EEPROM)
87/*************************************************************************
88 * fixed sdram init -- doesn't use serial presence detect.
89 ************************************************************************/
90int fixed_sdram(void)
91{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Joe Hershberger5ade3902011-10-11 23:57:31 -050093 u32 msize = CONFIG_SYS_DDR_SIZE;
94 u32 ddr_size = msize << 20; /* DDR size in bytes */
95 u32 ddr_size_log2 = __ilog2(ddr_size);
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010096
Mario Six805cac12019-01-21 09:18:16 +010097 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & 0xfffff000;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010098 im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010099
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#if (CONFIG_SYS_DDR_SIZE != 256)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100101#warning Currenly any ddr size other than 256 is not supported
102#endif
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800103#ifdef CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104 im->ddr.csbnds[2].csbnds = CONFIG_SYS_DDR_CS2_BNDS;
105 im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
106 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
107 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
108 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
109 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
110 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
111 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
112 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
113 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
114 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
115 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800116#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500117
Mario Six805cac12019-01-21 09:18:16 +0100118#if ((CONFIG_SYS_SDRAM_BASE & 0x00FFFFFF) != 0)
Joe Hershberger5ade3902011-10-11 23:57:31 -0500119#warning Chip select bounds is only configurable in 16MB increments
120#endif
121 im->ddr.csbnds[2].csbnds =
Mario Six805cac12019-01-21 09:18:16 +0100122 ((CONFIG_SYS_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
123 (((CONFIG_SYS_SDRAM_BASE + ddr_size - 1) >>
Joe Hershberger5ade3902011-10-11 23:57:31 -0500124 CSBNDS_EA_SHIFT) & CSBNDS_EA);
125 im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100126
Wolfgang Denkebd3deb2006-04-16 10:51:58 +0200127 /* currently we use only one CS, so disable the other banks */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100128 im->ddr.cs_config[0] = 0;
129 im->ddr.cs_config[1] = 0;
130 im->ddr.cs_config[3] = 0;
131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
133 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
Wolfgang Denkebd3deb2006-04-16 10:51:58 +0200134
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100135 im->ddr.sdram_cfg =
136 SDRAM_CFG_SREN
137#if defined(CONFIG_DDR_2T_TIMING)
138 | SDRAM_CFG_2T_EN
139#endif
140 | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100141#if defined (CONFIG_DDR_32BIT)
142 /* for 32-bit mode burst length is 8 */
143 im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
144#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800148#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100149 udelay(200);
150
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100151 /* enable DDR controller */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100152 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100153 return msize;
154}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#endif/*!CONFIG_SYS_SPD_EEPROM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100156
157
158int checkboard (void)
159{
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700160 /*
161 * Warning: do not read the BCSR registers here
162 *
163 * There is a timing bug in the 8349E and 8349EA BCSR code
164 * version 1.2 (read from BCSR 11) that will cause the CFI
165 * flash initialization code to overwrite BCSR 0, disabling
166 * the serial ports and gigabit ethernet
167 */
168
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100169 puts("Board: Freescale MPC8349EMDS\n");
170 return 0;
171}
172
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100173/*
174 * if MPC8349EMDS is soldered with SDRAM
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#if defined(CONFIG_SYS_BR2_PRELIM) \
177 && defined(CONFIG_SYS_OR2_PRELIM) \
178 && defined(CONFIG_SYS_LBLAWBAR2_PRELIM) \
179 && defined(CONFIG_SYS_LBLAWAR2_PRELIM)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100180/*
181 * Initialize SDRAM memory on the Local Bus.
182 */
183
184void sdram_init(void)
185{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500187 volatile fsl_lbc_t *lbc = &immap->im_lbc;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Mario Sixdc003002019-01-21 09:18:17 +0100189 const u32 lsdmr_common = LSDMR_RFEN | LSDMR_BSMA1516 | LSDMR_RFCR8 |
190 LSDMR_PRETOACT6 | LSDMR_ACTTORW3 | LSDMR_BL8 |
191 LSDMR_WRC3 | LSDMR_CL3;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100192 /*
193 * Setup SDRAM Base and Option Registers, already done in cpu_init.c
194 */
195
196 /* setup mtrpt, lsrt and lbcr for LB bus */
Mario Sixdc003002019-01-21 09:18:17 +0100197 lbc->lbcr = 0x00000000;
198 /* LB refresh timer prescal, 266MHz/32 */
199 lbc->mrtpr = 0x20000000;
200 /* LB sdram refresh timer, about 6us */
201 lbc->lsrt = 0x32000000;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100202 asm("sync");
203
204 /*
205 * Configure the SDRAM controller Machine Mode Register.
206 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100207
Mario Sixdc003002019-01-21 09:18:17 +0100208 /* 0x40636733; normal operation */
209 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
210
211 /* 0x68636733; precharge all the banks */
212 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100213 asm("sync");
214 *sdram_addr = 0xff;
215 udelay(100);
216
Mario Sixdc003002019-01-21 09:18:17 +0100217 /* 0x48636733; auto refresh */
218 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100219 asm("sync");
220 /*1 times*/
221 *sdram_addr = 0xff;
222 udelay(100);
223 /*2 times*/
224 *sdram_addr = 0xff;
225 udelay(100);
226 /*3 times*/
227 *sdram_addr = 0xff;
228 udelay(100);
229 /*4 times*/
230 *sdram_addr = 0xff;
231 udelay(100);
232 /*5 times*/
233 *sdram_addr = 0xff;
234 udelay(100);
235 /*6 times*/
236 *sdram_addr = 0xff;
237 udelay(100);
238 /*7 times*/
239 *sdram_addr = 0xff;
240 udelay(100);
241 /*8 times*/
242 *sdram_addr = 0xff;
243 udelay(100);
244
245 /* 0x58636733; mode register write operation */
Mario Sixdc003002019-01-21 09:18:17 +0100246 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100247 asm("sync");
248 *sdram_addr = 0xff;
249 udelay(100);
250
Mario Sixdc003002019-01-21 09:18:17 +0100251 /* 0x40636733; normal operation */
252 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100253 asm("sync");
254 *sdram_addr = 0xff;
255 udelay(100);
256}
257#else
258void sdram_init(void)
259{
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100260}
261#endif
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +0100262
Ben Warren81362c12008-01-16 22:37:42 -0500263/*
264 * The following are used to control the SPI chip selects for the SPI command.
265 */
Ben Warren20582da2008-06-08 23:28:33 -0700266#ifdef CONFIG_MPC8XXX_SPI
Ben Warren81362c12008-01-16 22:37:42 -0500267
268#define SPI_CS_MASK 0x80000000
269
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200270int spi_cs_is_valid(unsigned int bus, unsigned int cs)
271{
272 return bus == 0 && cs == 0;
273}
274
275void spi_cs_activate(struct spi_slave *slave)
Ben Warren81362c12008-01-16 22:37:42 -0500276{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277 volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
Ben Warren81362c12008-01-16 22:37:42 -0500278
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200279 iopd->dat &= ~SPI_CS_MASK;
Ben Warren81362c12008-01-16 22:37:42 -0500280}
281
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200282void spi_cs_deactivate(struct spi_slave *slave)
283{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284 volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
Ben Warren81362c12008-01-16 22:37:42 -0500285
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200286 iopd->dat |= SPI_CS_MASK;
287}
Jagan Teki5931fbb2018-11-24 14:31:12 +0530288#endif
Ben Warren81362c12008-01-16 22:37:42 -0500289
Kim Phillips21416812007-08-15 22:30:33 -0500290#if defined(CONFIG_OF_BOARD_SETUP)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900291int ft_board_setup(void *blob, struct bd_info *bd)
Kim Phillips774e1b52006-11-01 00:10:40 -0600292{
Kim Phillips21416812007-08-15 22:30:33 -0500293 ft_cpu_setup(blob, bd);
294#ifdef CONFIG_PCI
295 ft_pci_setup(blob, bd);
296#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600297
298 return 0;
Kim Phillips774e1b52006-11-01 00:10:40 -0600299}
300#endif