blob: 55b1f891130e8777dec2dc1ecf5e30c974f73667 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2019-2021 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
Sumit Gargc064fc72017-03-30 09:53:13 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#endif
York Sun3e512d82018-06-26 14:48:29 -070020#if defined(CONFIG_SPL_BUILD) && \
21 (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
Sumit Gargc064fc72017-03-30 09:53:13 +053022#define SPL_NO_MMC
23#endif
York Sunc5c8e1e2018-06-08 16:37:27 -070024#if defined(CONFIG_SPL_BUILD) && \
York Sunc5c8e1e2018-06-08 16:37:27 -070025 !defined(CONFIG_SPL_FSL_LS_PPA)
Sumit Gargc064fc72017-03-30 09:53:13 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hud2396512016-09-07 18:47:28 +080029#define CONFIG_REMAKE_ELF
Mingkai Hud2396512016-09-07 18:47:28 +080030
31#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053032#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080033
34/* Link Definitions */
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000035#ifdef CONFIG_TFABOOT
36#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
37#else
Mingkai Hud2396512016-09-07 18:47:28 +080038#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000039#endif
Mingkai Hud2396512016-09-07 18:47:28 +080040
Mingkai Hud2396512016-09-07 18:47:28 +080041#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hud2396512016-09-07 18:47:28 +080042
43#define CONFIG_VERY_BIG_RAM
44#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
45#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
46#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
47#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
48
Michael Wallef056e0f2020-06-01 21:53:26 +020049#define CPU_RELEASE_ADDR secondary_boot_addr
Mingkai Hud2396512016-09-07 18:47:28 +080050
51/* Generic Timer Definitions */
52#define COUNTER_FREQUENCY 25000000 /* 25MHz */
53
54/* Size of malloc() pool */
55#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
56
57/* Serial Port */
Mingkai Hud2396512016-09-07 18:47:28 +080058#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080060#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080061
Mingkai Hud2396512016-09-07 18:47:28 +080062#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
64/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
Mingkai Hud2396512016-09-07 18:47:28 +080066#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
67#define CONFIG_SPL_STACK 0x10020000
68#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
69#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
70#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
71#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
72 CONFIG_SPL_BSS_MAX_SIZE)
73#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053074
Udit Agarwal22ec2382019-11-07 16:11:32 +000075#ifdef CONFIG_NXP_ESBC
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053076#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
77/*
78 * HDR would be appended at end of image and copied to DDR along
79 * with U-Boot image. Here u-boot max. size is 512K. So if binary
80 * size increases then increase this size in case of secure boot as
81 * it uses raw u-boot image instead of fit image.
82 */
83#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
84#else
85#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +000086#endif /* ifdef CONFIG_NXP_ESBC */
Mingkai Hud2396512016-09-07 18:47:28 +080087#endif
88
York Sun3e512d82018-06-26 14:48:29 -070089#if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
90#define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl"
York Sun3e512d82018-06-26 14:48:29 -070091#define CONFIG_SPL_MAX_SIZE 0x1f000
92#define CONFIG_SPL_STACK 0x10020000
93#define CONFIG_SPL_PAD_TO 0x20000
94#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
95#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
96#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
97 CONFIG_SPL_BSS_MAX_SIZE)
98#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
99#define CONFIG_SYS_MONITOR_LEN 0x100000
York Sun3e512d82018-06-26 14:48:29 -0700100#endif
101
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800102/* NAND SPL */
103#ifdef CONFIG_NAND_BOOT
104#define CONFIG_SPL_PBL_PAD
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800105#define CONFIG_SPL_LIBCOMMON_SUPPORT
106#define CONFIG_SPL_LIBGENERIC_SUPPORT
107#define CONFIG_SPL_ENV_SUPPORT
Simon Glass1ba1d4e2021-07-10 21:14:28 -0600108#define CONFIG_SPL_WATCHDOG
Simon Glassbccfc2e2021-07-10 21:14:36 -0600109#define CONFIG_SPL_I2C
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800110#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
111
112#define CONFIG_SPL_NAND_SUPPORT
Simon Glass284cb9c2021-07-10 21:14:31 -0600113#define CONFIG_SPL_DRIVERS_MISC
Ruchika Gupta0009c8f2017-04-17 18:07:19 +0530114#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800115#define CONFIG_SPL_STACK 0x1001f000
116#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
117#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
118
119#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
120#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
121#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
122 CONFIG_SPL_BSS_MAX_SIZE)
123#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
124#define CONFIG_SYS_MONITOR_LEN 0xa0000
125#endif
126
Biwen Li479b9bd2021-02-05 19:02:01 +0800127/* GPIO */
128#ifdef CONFIG_DM_GPIO
129#ifndef CONFIG_MPC8XXX_GPIO
130#define CONFIG_MPC8XXX_GPIO
131#endif
132#endif
133
Mingkai Hud2396512016-09-07 18:47:28 +0800134/* I2C */
Mingkai Hud2396512016-09-07 18:47:28 +0800135
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800136/* PCIe */
137#define CONFIG_PCIE1 /* PCIE controller 1 */
138#define CONFIG_PCIE2 /* PCIE controller 2 */
139#define CONFIG_PCIE3 /* PCIE controller 3 */
140
141#ifdef CONFIG_PCI
142#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800143#endif
144
Yuantian Tangd24716d2018-01-03 15:53:09 +0800145/* SATA */
146#ifndef SPL_NO_SATA
147#define CONFIG_SCSI_AHCI_PLAT
148
149#define CONFIG_SYS_SATA AHCI_BASE_ADDR
150
151#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
152#define CONFIG_SYS_SCSI_MAX_LUN 1
153#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
154 CONFIG_SYS_SCSI_MAX_LUN)
155#endif
156
Mingkai Hud2396512016-09-07 18:47:28 +0800157/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530158#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800159#define CONFIG_SYS_DPAA_FMAN
160#ifdef CONFIG_SYS_DPAA_FMAN
161#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530162#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800163
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000164#ifdef CONFIG_TFABOOT
165#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000166#else
Mingkai Hud2396512016-09-07 18:47:28 +0800167#ifdef CONFIG_SD_BOOT
168/*
169 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
170 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
Alison Wang42f37802017-05-16 10:45:59 +0800171 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
Mingkai Hud2396512016-09-07 18:47:28 +0800172 */
Alison Wang42f37802017-05-16 10:45:59 +0800173#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800174#elif defined(CONFIG_QSPI_BOOT)
Alison Wang42f37802017-05-16 10:45:59 +0800175#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800176#elif defined(CONFIG_NAND_BOOT)
Gong Qianyub91b5cf2017-09-18 16:59:28 +0800177#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800178#else
Alison Wang42f37802017-05-16 10:45:59 +0800179#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Mingkai Hud2396512016-09-07 18:47:28 +0800180#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000181#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800182#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
183#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
184#endif
185
186/* Miscellaneous configurable options */
187#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hud2396512016-09-07 18:47:28 +0800188
189#define CONFIG_HWCONFIG
190#define HWCONFIG_BUFFER_SIZE 128
191
Qianyu Gong6264ab62017-06-15 11:10:09 +0800192#ifndef CONFIG_SPL_BUILD
193#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangd24716d2018-01-03 15:53:09 +0800194 func(SCSI, scsi, 0) \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800195 func(MMC, mmc, 0) \
Mian Yousaf Kaukabe1721582019-01-29 16:38:37 +0100196 func(USB, usb, 0) \
197 func(DHCP, dhcp, na)
Qianyu Gong6264ab62017-06-15 11:10:09 +0800198#include <config_distro_bootcmd.h>
199#endif
200
Vabhav Sharma51641912019-06-06 12:35:28 +0000201#if defined(CONFIG_TARGET_LS1046AFRWY)
202#define LS1046A_BOOT_SRC_AND_HDR\
203 "boot_scripts=ls1046afrwy_boot.scr\0" \
204 "boot_script_hdr=hdr_ls1046afrwy_bs.out\0"
Biwen Li88dd2e82020-04-20 18:29:06 +0800205#elif defined(CONFIG_TARGET_LS1046AQDS)
206#define LS1046A_BOOT_SRC_AND_HDR\
207 "boot_scripts=ls1046aqds_boot.scr\0" \
208 "boot_script_hdr=hdr_ls1046aqds_bs.out\0"
Vabhav Sharma51641912019-06-06 12:35:28 +0000209#else
210#define LS1046A_BOOT_SRC_AND_HDR\
211 "boot_scripts=ls1046ardb_boot.scr\0" \
212 "boot_script_hdr=hdr_ls1046ardb_bs.out\0"
213#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530214#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800215/* Initial environment variables */
216#define CONFIG_EXTRA_ENV_SETTINGS \
217 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800218 "ramdisk_addr=0x800000\0" \
219 "ramdisk_size=0x2000000\0" \
Yuantian Tange1786d32020-02-19 17:02:22 +0800220 "bootm_size=0x10000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800221 "fdt_addr=0x64f00000\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800222 "kernel_addr=0x61000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800223 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530224 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800225 "fdtheader_addr_r=0x80100000\0" \
226 "kernelheader_addr_r=0x80200000\0" \
227 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530228 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800229 "fdt_addr_r=0x90000000\0" \
230 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800231 "kernel_start=0x1000000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000232 "kernelheader_start=0x600000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800233 "kernel_load=0xa0000000\0" \
234 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530235 "kernelheader_size=0x40000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800236 "kernel_addr_sd=0x8000\0" \
237 "kernel_size_sd=0x14000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000238 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530239 "kernelhdr_size_sd=0x10\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800240 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400241 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800242 BOOTENV \
Vabhav Sharma51641912019-06-06 12:35:28 +0000243 LS1046A_BOOT_SRC_AND_HDR \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800244 "scan_dev_for_boot_part=" \
245 "part list ${devtype} ${devnum} devplist; " \
246 "env exists devplist || setenv devplist 1; " \
247 "for distro_bootpart in ${devplist}; do " \
248 "if fstype ${devtype} " \
249 "${devnum}:${distro_bootpart} " \
250 "bootfstype; then " \
251 "run scan_dev_for_boot; " \
252 "fi; " \
253 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530254 "boot_a_script=" \
255 "load ${devtype} ${devnum}:${distro_bootpart} " \
256 "${scriptaddr} ${prefix}${script}; " \
257 "env exists secureboot && load ${devtype} " \
258 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000259 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
260 "env exists secureboot " \
261 "&& esbc_validate ${scripthdraddr};" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530262 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800263 "qspi_bootcmd=echo Trying load from qspi..;" \
264 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530265 "$kernel_start $kernel_size; env exists secureboot " \
266 "&& sf read $kernelheader_addr_r $kernelheader_start " \
267 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
268 "bootm $load_addr#$board\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800269 "nand_bootcmd=echo Trying load from nand..;" \
270 "nand info; nand read $load_addr " \
271 "$kernel_start $kernel_size; env exists secureboot " \
272 "&& nand read $kernelheader_addr_r $kernelheader_start " \
273 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
274 "bootm $load_addr#$board\0" \
275 "nor_bootcmd=echo Trying load from nor..;" \
276 "cp.b $kernel_addr $load_addr " \
277 "$kernel_size; env exists secureboot " \
278 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
279 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
280 "bootm $load_addr#$board\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800281 "sd_bootcmd=echo Trying load from SD ..;" \
282 "mmcinfo; mmc read $load_addr " \
283 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530284 "env exists secureboot && mmc read $kernelheader_addr_r " \
285 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
286 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800287 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800288
Sumit Gargc064fc72017-03-30 09:53:13 +0530289#endif
290
Mingkai Hud2396512016-09-07 18:47:28 +0800291/* Monitor Command Prompt */
292#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Gargc064fc72017-03-30 09:53:13 +0530293
Mingkai Hud2396512016-09-07 18:47:28 +0800294#define CONFIG_SYS_MAXARGS 64 /* max command args */
295
296#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
297
Simon Glass89e0a3a2017-05-17 08:23:10 -0600298#include <asm/arch/soc.h>
299
Mingkai Hud2396512016-09-07 18:47:28 +0800300#endif /* __LS1046A_COMMON_H */