blob: 11f2a28743e741e271e82a86883ce9e7e3f47288 [file] [log] [blame]
Mingkai Hud2396512016-09-07 18:47:28 +08001/*
2 * Copyright 2016 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
Sumit Gargc064fc72017-03-30 09:53:13 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#endif
20#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
21#define SPL_NO_MMC
22#endif
23#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
24#define SPL_NO_IFC
25#endif
26
Mingkai Hud2396512016-09-07 18:47:28 +080027#define CONFIG_REMAKE_ELF
28#define CONFIG_FSL_LAYERSCAPE
Mingkai Hud2396512016-09-07 18:47:28 +080029#define CONFIG_MP
Mingkai Hud2396512016-09-07 18:47:28 +080030#define CONFIG_GICV2
31
32#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053033#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080034
35/* Link Definitions */
36#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
37
38#define CONFIG_SUPPORT_RAW_INITRD
39
40#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hud2396512016-09-07 18:47:28 +080041
42#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
46#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
47
48#define CPU_RELEASE_ADDR secondary_boot_func
49
50/* Generic Timer Definitions */
51#define COUNTER_FREQUENCY 25000000 /* 25MHz */
52
53/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
55
56/* Serial Port */
57#define CONFIG_CONS_INDEX 1
58#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080060#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080061
Mingkai Hud2396512016-09-07 18:47:28 +080062#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
64/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
66#define CONFIG_SPL_FRAMEWORK
Mingkai Hud2396512016-09-07 18:47:28 +080067#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
68#define CONFIG_SPL_LIBCOMMON_SUPPORT
69#define CONFIG_SPL_LIBGENERIC_SUPPORT
70#define CONFIG_SPL_ENV_SUPPORT
71#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
72#define CONFIG_SPL_WATCHDOG_SUPPORT
73#define CONFIG_SPL_I2C_SUPPORT
74#define CONFIG_SPL_SERIAL_SUPPORT
75#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
76
77#define CONFIG_SPL_MMC_SUPPORT
Mingkai Hud2396512016-09-07 18:47:28 +080078#define CONFIG_SPL_TEXT_BASE 0x10000000
79#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
80#define CONFIG_SPL_STACK 0x10020000
81#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
82#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
83#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
84#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
85 CONFIG_SPL_BSS_MAX_SIZE)
86#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053087
88#ifdef CONFIG_SECURE_BOOT
89#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
90/*
91 * HDR would be appended at end of image and copied to DDR along
92 * with U-Boot image. Here u-boot max. size is 512K. So if binary
93 * size increases then increase this size in case of secure boot as
94 * it uses raw u-boot image instead of fit image.
95 */
96#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
97#else
98#define CONFIG_SYS_MONITOR_LEN 0x100000
99#endif /* ifdef CONFIG_SECURE_BOOT */
Mingkai Hud2396512016-09-07 18:47:28 +0800100#endif
101
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800102/* NAND SPL */
103#ifdef CONFIG_NAND_BOOT
104#define CONFIG_SPL_PBL_PAD
105#define CONFIG_SPL_FRAMEWORK
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800106#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
107#define CONFIG_SPL_LIBCOMMON_SUPPORT
108#define CONFIG_SPL_LIBGENERIC_SUPPORT
109#define CONFIG_SPL_ENV_SUPPORT
110#define CONFIG_SPL_WATCHDOG_SUPPORT
111#define CONFIG_SPL_I2C_SUPPORT
112#define CONFIG_SPL_SERIAL_SUPPORT
113#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
114
115#define CONFIG_SPL_NAND_SUPPORT
116#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
117#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +0530118#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800119#define CONFIG_SPL_STACK 0x1001f000
120#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
121#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
122
123#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
124#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
125#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
126 CONFIG_SPL_BSS_MAX_SIZE)
127#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
128#define CONFIG_SYS_MONITOR_LEN 0xa0000
129#endif
130
Mingkai Hud2396512016-09-07 18:47:28 +0800131/* I2C */
132#define CONFIG_SYS_I2C
133#define CONFIG_SYS_I2C_MXC
134#define CONFIG_SYS_I2C_MXC_I2C1
135#define CONFIG_SYS_I2C_MXC_I2C2
136#define CONFIG_SYS_I2C_MXC_I2C3
137#define CONFIG_SYS_I2C_MXC_I2C4
138
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800139/* PCIe */
140#define CONFIG_PCIE1 /* PCIE controller 1 */
141#define CONFIG_PCIE2 /* PCIE controller 2 */
142#define CONFIG_PCIE3 /* PCIE controller 3 */
143
144#ifdef CONFIG_PCI
145#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800146#endif
147
Mingkai Hud2396512016-09-07 18:47:28 +0800148/* Command line configuration */
Mingkai Hud2396512016-09-07 18:47:28 +0800149
150/* MMC */
Sumit Gargc064fc72017-03-30 09:53:13 +0530151#ifndef SPL_NO_MMC
Mingkai Hud2396512016-09-07 18:47:28 +0800152#ifdef CONFIG_MMC
153#define CONFIG_FSL_ESDHC
154#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Mingkai Hud2396512016-09-07 18:47:28 +0800155#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530156#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800157
Sumit Gargc064fc72017-03-30 09:53:13 +0530158#ifndef SPL_NO_QBMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800159#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Sumit Gargc064fc72017-03-30 09:53:13 +0530160#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800161
162/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530163#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800164#define CONFIG_SYS_DPAA_FMAN
165#ifdef CONFIG_SYS_DPAA_FMAN
166#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530167#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800168
169#ifdef CONFIG_SD_BOOT
170/*
171 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
172 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
Alison Wang42f37802017-05-16 10:45:59 +0800173 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
Mingkai Hud2396512016-09-07 18:47:28 +0800174 */
175#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wang42f37802017-05-16 10:45:59 +0800176#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800177#elif defined(CONFIG_QSPI_BOOT)
Mingkai Hud2396512016-09-07 18:47:28 +0800178#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wang42f37802017-05-16 10:45:59 +0800179#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Mingkai Hud2396512016-09-07 18:47:28 +0800180#define CONFIG_ENV_SPI_BUS 0
181#define CONFIG_ENV_SPI_CS 0
182#define CONFIG_ENV_SPI_MAX_HZ 1000000
183#define CONFIG_ENV_SPI_MODE 0x03
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800184#elif defined(CONFIG_NAND_BOOT)
185#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Gong Qianyub91b5cf2017-09-18 16:59:28 +0800186#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800187#else
188#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Alison Wang42f37802017-05-16 10:45:59 +0800189#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Mingkai Hud2396512016-09-07 18:47:28 +0800190#endif
191#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
192#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
193#endif
194
195/* Miscellaneous configurable options */
196#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hud2396512016-09-07 18:47:28 +0800197
198#define CONFIG_HWCONFIG
199#define HWCONFIG_BUFFER_SIZE 128
200
Qianyu Gong6264ab62017-06-15 11:10:09 +0800201#include <config_distro_defaults.h>
202#ifndef CONFIG_SPL_BUILD
203#define BOOT_TARGET_DEVICES(func) \
204 func(MMC, mmc, 0) \
205 func(USB, usb, 0)
206#include <config_distro_bootcmd.h>
207#endif
208
Sumit Gargc064fc72017-03-30 09:53:13 +0530209#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800210/* Initial environment variables */
211#define CONFIG_EXTRA_ENV_SETTINGS \
212 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800213 "ramdisk_addr=0x800000\0" \
214 "ramdisk_size=0x2000000\0" \
215 "fdt_high=0xffffffffffffffff\0" \
216 "initrd_high=0xffffffffffffffff\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800217 "fdt_addr=0x64f00000\0" \
218 "kernel_addr=0x65000000\0" \
219 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530220 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800221 "fdtheader_addr_r=0x80100000\0" \
222 "kernelheader_addr_r=0x80200000\0" \
223 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530224 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800225 "fdt_addr_r=0x90000000\0" \
226 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800227 "kernel_start=0x1000000\0" \
228 "kernel_load=0xa0000000\0" \
229 "kernel_size=0x2800000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800230 "kernel_addr_sd=0x8000\0" \
231 "kernel_size_sd=0x14000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800232 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400233 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800234 BOOTENV \
235 "boot_scripts=ls1046ardb_boot.scr\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530236 "boot_script_hdr=hdr_ls1046ardb_bs.out\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800237 "scan_dev_for_boot_part=" \
238 "part list ${devtype} ${devnum} devplist; " \
239 "env exists devplist || setenv devplist 1; " \
240 "for distro_bootpart in ${devplist}; do " \
241 "if fstype ${devtype} " \
242 "${devnum}:${distro_bootpart} " \
243 "bootfstype; then " \
244 "run scan_dev_for_boot; " \
245 "fi; " \
246 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530247 "scan_dev_for_boot=" \
248 "echo Scanning ${devtype} " \
249 "${devnum}:${distro_bootpart}...; " \
250 "for prefix in ${boot_prefixes}; do " \
251 "run scan_dev_for_scripts; " \
252 "done;" \
253 "\0" \
254 "boot_a_script=" \
255 "load ${devtype} ${devnum}:${distro_bootpart} " \
256 "${scriptaddr} ${prefix}${script}; " \
257 "env exists secureboot && load ${devtype} " \
258 "${devnum}:${distro_bootpart} " \
259 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
260 "&& esbc_validate ${scripthdraddr};" \
261 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800262 "qspi_bootcmd=echo Trying load from qspi..;" \
263 "sf probe && sf read $load_addr " \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800264 "$kernel_start $kernel_size && bootm $load_addr#$board\0" \
265 "sd_bootcmd=echo Trying load from SD ..;" \
266 "mmcinfo; mmc read $load_addr " \
267 "$kernel_addr_sd $kernel_size_sd && " \
268 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800269
Sumit Gargc064fc72017-03-30 09:53:13 +0530270#endif
271
Mingkai Hud2396512016-09-07 18:47:28 +0800272/* Monitor Command Prompt */
273#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Mingkai Hud2396512016-09-07 18:47:28 +0800274#define CONFIG_SYS_LONGHELP
Sumit Gargc064fc72017-03-30 09:53:13 +0530275
Mingkai Hud2396512016-09-07 18:47:28 +0800276#define CONFIG_AUTO_COMPLETE
277#define CONFIG_SYS_MAXARGS 64 /* max command args */
278
279#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
280
Simon Glass89e0a3a2017-05-17 08:23:10 -0600281#include <asm/arch/soc.h>
282
Mingkai Hud2396512016-09-07 18:47:28 +0800283#endif /* __LS1046A_COMMON_H */