blob: 379a143c1030b5320dc332d7e3bccb1b761ff67a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanddf89f92014-09-05 13:52:45 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Wang Huanddf89f92014-09-05 13:52:45 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhang912b3812016-07-21 18:09:39 +080010#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
Gong Qianyu52de2e52015-10-26 19:47:42 +080012#define CONFIG_SYS_FSL_CLK
Wang Huanddf89f92014-09-05 13:52:45 +080013
Wang Huanddf89f92014-09-05 13:52:45 +080014#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian8b160bc2015-05-14 17:20:28 +080015#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080016
17/*
18 * Size of malloc() pool
19 */
20#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
21
22#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
23#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
24
Wang Huanddf89f92014-09-05 13:52:45 +080025#define CONFIG_SYS_CLK_FREQ 100000000
26#define CONFIG_DDR_CLK_FREQ 100000000
27
York Sun1006cad2015-04-29 10:35:35 -070028#define DDR_SDRAM_CFG 0x470c0008
29#define DDR_CS0_BNDS 0x008000bf
30#define DDR_CS0_CONFIG 0x80014302
31#define DDR_TIMING_CFG_0 0x50550004
32#define DDR_TIMING_CFG_1 0xbcb38c56
33#define DDR_TIMING_CFG_2 0x0040d120
34#define DDR_TIMING_CFG_3 0x010e1000
35#define DDR_TIMING_CFG_4 0x00000001
36#define DDR_TIMING_CFG_5 0x03401400
37#define DDR_SDRAM_CFG_2 0x00401010
38#define DDR_SDRAM_MODE 0x00061c60
39#define DDR_SDRAM_MODE_2 0x00180000
40#define DDR_SDRAM_INTERVAL 0x18600618
41#define DDR_DDR_WRLVL_CNTL 0x8655f605
42#define DDR_DDR_WRLVL_CNTL_2 0x05060607
43#define DDR_DDR_WRLVL_CNTL_3 0x05050505
44#define DDR_DDR_CDR1 0x80040000
45#define DDR_DDR_CDR2 0x00000001
46#define DDR_SDRAM_CLK_CNTL 0x02000000
47#define DDR_DDR_ZQ_CNTL 0x89080600
48#define DDR_CS0_CONFIG_2 0
49#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080050#define SDRAM_CFG2_D_INIT 0x00000010
51#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
52#define SDRAM_CFG2_FRC_SR 0x80000000
53#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070054
Alison Wang948c6092014-12-03 15:00:48 +080055#ifdef CONFIG_RAMBOOT_PBL
56#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
57#endif
58
59#ifdef CONFIG_SD_BOOT
Alison Wangdd45cc52015-10-15 17:54:40 +080060#ifdef CONFIG_SD_BOOT_QSPI
61#define CONFIG_SYS_FSL_PBL_RCW \
62 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
63#else
64#define CONFIG_SYS_FSL_PBL_RCW \
65 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
66#endif
Sumit Garge2ca9432016-06-14 13:52:40 -040067
Udit Agarwal22ec2382019-11-07 16:11:32 +000068#ifdef CONFIG_NXP_ESBC
Sumit Garge2ca9432016-06-14 13:52:40 -040069/*
70 * HDR would be appended at end of image and copied to DDR along
71 * with U-Boot image.
72 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +020073#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal22ec2382019-11-07 16:11:32 +000074#endif /* ifdef CONFIG_NXP_ESBC */
Alison Wang948c6092014-12-03 15:00:48 +080075
Alison Wang948c6092014-12-03 15:00:48 +080076#define CONFIG_SPL_MAX_SIZE 0x1a000
77#define CONFIG_SPL_STACK 0x1001d000
78#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang948c6092014-12-03 15:00:48 +080079
Tang Yuantian8b160bc2015-05-14 17:20:28 +080080#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
81 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +080082#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
83#define CONFIG_SPL_BSS_START_ADDR 0x80100000
84#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -040085
86#ifdef CONFIG_U_BOOT_HDR_SIZE
87/*
88 * HDR would be appended at end of image and copied to DDR along
89 * with U-Boot image. Here u-boot max. size is 512K. So if binary
90 * size increases then increase this size in case of secure boot as
91 * it uses raw u-boot image instead of fit image.
92 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +053093#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -040094#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +053095#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -040096#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +080097#endif
98
Wang Huanddf89f92014-09-05 13:52:45 +080099#define PHYS_SDRAM 0x80000000
100#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
101
102#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
104
Alison Wangd6be97b2019-03-06 14:49:14 +0800105#define CONFIG_CHIP_SELECTS_PER_CTRL 4
106
Wang Huanddf89f92014-09-05 13:52:45 +0800107/*
108 * IFC Definitions
109 */
Alison Wangdd45cc52015-10-15 17:54:40 +0800110#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +0800111#define CONFIG_FSL_IFC
112#define CONFIG_SYS_FLASH_BASE 0x60000000
113#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
114
115#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
116#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
117 CSPR_PORT_SIZE_16 | \
118 CSPR_MSEL_NOR | \
119 CSPR_V)
120#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
121
122/* NOR Flash Timing Params */
123#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
124 CSOR_NOR_TRHZ_80)
125#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
126 FTIM0_NOR_TEADC(0x5) | \
127 FTIM0_NOR_TAVDS(0x0) | \
128 FTIM0_NOR_TEAHC(0x5))
129#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
130 FTIM1_NOR_TRAD_NOR(0x1A) | \
131 FTIM1_NOR_TSEQRAD_NOR(0x13))
132#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
133 FTIM2_NOR_TCH(0x4) | \
134 FTIM2_NOR_TWP(0x1c) | \
135 FTIM2_NOR_TWPH(0x0e))
136#define CONFIG_SYS_NOR_FTIM3 0
137
Wang Huanddf89f92014-09-05 13:52:45 +0800138#define CONFIG_SYS_FLASH_QUIET_TEST
139#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
140
141#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
142#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
143#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
144#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
145
146#define CONFIG_SYS_FLASH_EMPTY_INFO
147#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
148
149#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800150#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800151#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800152
153/* CPLD */
154
155#define CONFIG_SYS_CPLD_BASE 0x7fb00000
156#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
157
158#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
159#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
160 CSPR_PORT_SIZE_8 | \
161 CSPR_MSEL_GPCM | \
162 CSPR_V)
163#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
164#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
165 CSOR_NOR_NOR_MODE_AVD_NOR | \
166 CSOR_NOR_TRHZ_80)
167
168/* CPLD Timing parameters for IFC GPCM */
169#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
170 FTIM0_GPCM_TEADC(0xf) | \
171 FTIM0_GPCM_TEAHC(0xf))
172#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
173 FTIM1_GPCM_TRAD(0x3f))
174#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
175 FTIM2_GPCM_TCH(0xf) | \
176 FTIM2_GPCM_TWP(0xff))
177#define CONFIG_SYS_FPGA_FTIM3 0x0
178#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
179#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
180#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
181#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
182#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
183#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
184#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
185#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
186#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
187#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
188#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
189#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
190#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
191#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
192#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
193#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
194
195/*
196 * Serial Port
197 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800198#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800199#define CONFIG_LPUART_32B_REG
200#else
Wang Huanddf89f92014-09-05 13:52:45 +0800201#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800202#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800203#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800204#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800205#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800206#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800207
Wang Huanddf89f92014-09-05 13:52:45 +0800208/*
209 * I2C
210 */
Wang Huanddf89f92014-09-05 13:52:45 +0800211
Biwen Lie5bd7132021-02-05 19:02:02 +0800212/* GPIO */
213#ifdef CONFIG_DM_GPIO
214#ifndef CONFIG_MPC8XXX_GPIO
215#define CONFIG_MPC8XXX_GPIO
216#endif
217#endif
218
Alison Wangaf276f42014-10-17 15:26:35 +0800219/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800220#define CONFIG_SYS_I2C_EEPROM_NXID
221#define CONFIG_SYS_EEPROM_BUS_NUM 1
Alison Wangaf276f42014-10-17 15:26:35 +0800222
Wang Huanddf89f92014-09-05 13:52:45 +0800223/*
224 * MMC
225 */
Wang Huanddf89f92014-09-05 13:52:45 +0800226
227/*
Wang Huan92072192014-09-05 13:52:50 +0800228 * Video
229 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530230#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800231#define CONFIG_VIDEO_LOGO
232#define CONFIG_VIDEO_BMP_LOGO
233
234#define CONFIG_FSL_DCU_SII9022A
235#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
236#define CONFIG_SYS_I2C_DVI_ADDR 0x39
237#endif
238
239/*
Wang Huanddf89f92014-09-05 13:52:45 +0800240 * eTSEC
241 */
Wang Huanddf89f92014-09-05 13:52:45 +0800242
243#ifdef CONFIG_TSEC_ENET
Bin Meng19c04602019-07-19 00:29:59 +0300244#define CONFIG_ETHPRIME "ethernet@2d10000"
Wang Huanddf89f92014-09-05 13:52:45 +0800245#endif
246
Minghuan Liana4d6b612014-10-31 13:43:44 +0800247/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400248#define CONFIG_PCIE1 /* PCIE controller 1 */
249#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800250
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800251#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800252#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800253#endif
254
Wang Huanddf89f92014-09-05 13:52:45 +0800255#define CONFIG_CMDLINE_TAG
Alison Wang948c6092014-12-03 15:00:48 +0800256
Xiubo Li563e3ce2014-11-21 17:40:57 +0800257#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800258#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800259#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000260#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800261
Wang Huanddf89f92014-09-05 13:52:45 +0800262#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800263#define HWCONFIG_BUFFER_SIZE 256
264
265#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800266
Alison Wanga999c9d2017-05-26 15:46:15 +0800267#define BOOT_TARGET_DEVICES(func) \
268 func(MMC, mmc, 0) \
Yunfeng Ding0c1d95e2019-02-19 14:44:04 +0800269 func(USB, usb, 0) \
270 func(DHCP, dhcp, na)
Alison Wanga999c9d2017-05-26 15:46:15 +0800271#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800272
Alison Wang2a397ce2015-01-04 15:30:59 +0800273#ifdef CONFIG_LPUART
274#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800275 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 " \
276 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800277 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800278 "fdt_addr=0x64f00000\0" \
279 "kernel_addr=0x65000000\0" \
280 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530281 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800282 "fdtheader_addr_r=0x80100000\0" \
283 "kernelheader_addr_r=0x80200000\0" \
284 "kernel_addr_r=0x81000000\0" \
285 "fdt_addr_r=0x90000000\0" \
286 "ramdisk_addr_r=0xa0000000\0" \
287 "load_addr=0xa0000000\0" \
288 "kernel_size=0x2800000\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800289 "kernel_addr_sd=0x8000\0" \
290 "kernel_size_sd=0x14000\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000291 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800292 BOOTENV \
293 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530294 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800295 "scan_dev_for_boot_part=" \
296 "part list ${devtype} ${devnum} devplist; " \
297 "env exists devplist || setenv devplist 1; " \
298 "for distro_bootpart in ${devplist}; do " \
299 "if fstype ${devtype} " \
300 "${devnum}:${distro_bootpart} " \
301 "bootfstype; then " \
302 "run scan_dev_for_boot; " \
303 "fi; " \
304 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530305 "scan_dev_for_boot=" \
306 "echo Scanning ${devtype} " \
307 "${devnum}:${distro_bootpart}...; " \
308 "for prefix in ${boot_prefixes}; do " \
309 "run scan_dev_for_scripts; " \
310 "done;" \
311 "\0" \
312 "boot_a_script=" \
313 "load ${devtype} ${devnum}:${distro_bootpart} " \
314 "${scriptaddr} ${prefix}${script}; " \
315 "env exists secureboot && load ${devtype} " \
316 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000317 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
318 "env exists secureboot " \
Sumit Garg50f14672017-06-06 20:51:31 +0530319 "&& esbc_validate ${scripthdraddr};" \
320 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800321 "installer=load mmc 0:2 $load_addr " \
322 "/flex_installer_arm32.itb; " \
323 "bootm $load_addr#ls1021atwr\0" \
324 "qspi_bootcmd=echo Trying load from qspi..;" \
325 "sf probe && sf read $load_addr " \
326 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
327 "nor_bootcmd=echo Trying load from nor..;" \
328 "cp.b $kernel_addr $load_addr " \
329 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800330#else
Wang Huanddf89f92014-09-05 13:52:45 +0800331#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800332 "bootargs=root=/dev/ram0 rw console=ttyS0,115200 " \
333 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800334 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800335 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530336 "kernel_addr=0x61000000\0" \
337 "kernelheader_addr=0x60800000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800338 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530339 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800340 "fdtheader_addr_r=0x80100000\0" \
341 "kernelheader_addr_r=0x80200000\0" \
342 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530343 "kernelheader_size=0x40000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800344 "fdt_addr_r=0x90000000\0" \
345 "ramdisk_addr_r=0xa0000000\0" \
346 "load_addr=0xa0000000\0" \
347 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530348 "kernel_addr_sd=0x8000\0" \
349 "kernel_size_sd=0x14000\0" \
350 "kernelhdr_addr_sd=0x4000\0" \
351 "kernelhdr_size_sd=0x10\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000352 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800353 BOOTENV \
354 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530355 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800356 "scan_dev_for_boot_part=" \
357 "part list ${devtype} ${devnum} devplist; " \
358 "env exists devplist || setenv devplist 1; " \
359 "for distro_bootpart in ${devplist}; do " \
360 "if fstype ${devtype} " \
361 "${devnum}:${distro_bootpart} " \
362 "bootfstype; then " \
363 "run scan_dev_for_boot; " \
364 "fi; " \
365 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530366 "scan_dev_for_boot=" \
367 "echo Scanning ${devtype} " \
368 "${devnum}:${distro_bootpart}...; " \
369 "for prefix in ${boot_prefixes}; do " \
370 "run scan_dev_for_scripts; " \
371 "done;" \
372 "\0" \
373 "boot_a_script=" \
374 "load ${devtype} ${devnum}:${distro_bootpart} " \
375 "${scriptaddr} ${prefix}${script}; " \
376 "env exists secureboot && load ${devtype} " \
377 "${devnum}:${distro_bootpart} " \
378 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
379 "&& esbc_validate ${scripthdraddr};" \
380 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800381 "qspi_bootcmd=echo Trying load from qspi..;" \
382 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530383 "$kernel_addr $kernel_size; env exists secureboot " \
384 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
385 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
386 "bootm $load_addr#$board\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800387 "nor_bootcmd=echo Trying load from nor..;" \
388 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530389 "$kernel_size; env exists secureboot " \
390 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
391 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
392 "bootm $load_addr#$board\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800393 "sd_bootcmd=echo Trying load from SD ..;" \
394 "mmcinfo && mmc read $load_addr " \
395 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530396 "env exists secureboot && mmc read $kernelheader_addr_r " \
397 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
398 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800399 "bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800400#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800401
Alison Wanga999c9d2017-05-26 15:46:15 +0800402#undef CONFIG_BOOTCOMMAND
403#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vladimir Oltean0d5bd072019-07-19 00:30:00 +0300404#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530405 "env exists secureboot && esbc_halt"
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800406#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530407#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
408 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800409#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530410#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;" \
411 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800412#endif
413
Wang Huanddf89f92014-09-05 13:52:45 +0800414/*
415 * Miscellaneous configurable options
416 */
Alison Wang71477062020-02-03 15:25:19 +0800417#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanddf89f92014-09-05 13:52:45 +0800418
Wang Huanddf89f92014-09-05 13:52:45 +0800419#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanddf89f92014-09-05 13:52:45 +0800420
Xiubo Li03d40aa2014-11-21 17:40:59 +0800421#define CONFIG_LS102XA_STREAM_ID
422
Wang Huanddf89f92014-09-05 13:52:45 +0800423#define CONFIG_SYS_INIT_SP_OFFSET \
424 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
425#define CONFIG_SYS_INIT_SP_ADDR \
426 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
427
Alison Wang948c6092014-12-03 15:00:48 +0800428#ifdef CONFIG_SPL_BUILD
429#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
430#else
Wang Huanddf89f92014-09-05 13:52:45 +0800431#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800432#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800433
Alison Wang27666082017-05-16 10:45:57 +0800434#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800435
Wang Huanddf89f92014-09-05 13:52:45 +0800436/*
437 * Environment
438 */
Wang Huanddf89f92014-09-05 13:52:45 +0800439
Aneesh Bansal962021a2016-01-22 16:37:22 +0530440#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800441#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530442
Wang Huanddf89f92014-09-05 13:52:45 +0800443#endif